亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dds.sim.rpt

?? 基于VHDL+FPGA的DDS信號發生設計
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Simulator report for dds
Wed Oct 01 16:55:29 2008
Quartus II Version 7.1 Build 156 04/30/2007 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Simulator Summary
  3. Simulator Settings
  4. Simulation Waveforms
  5. |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ALTSYNCRAM
  6. Coverage Summary
  7. Complete 1/0-Value Coverage
  8. Missing 1-Value Coverage
  9. Missing 0-Value Coverage
 10. Simulator INI Usage
 11. Simulator Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+--------------------------------------------+
; Simulator Summary                          ;
+-----------------------------+--------------+
; Type                        ; Value        ;
+-----------------------------+--------------+
; Simulation Start Time       ; 0 ps         ;
; Simulation End Time         ; 1.0 us       ;
; Simulation Netlist Size     ; 77 nodes     ;
; Simulation Coverage         ;      45.45 % ;
; Total Number of Transitions ; 2514         ;
; Simulation Breakpoints      ; 0            ;
; Family                      ; Cyclone      ;
; Device                      ; EP1C6Q240C8  ;
+-----------------------------+--------------+


+-------------------------------------------------------------------------------------------------------------------------+
; Simulator Settings                                                                                                      ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Option                                                                                     ; Setting    ; Default Value ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Simulation mode                                                                            ; Timing     ; Timing        ;
; Start time                                                                                 ; 0 ns       ; 0 ns          ;
; Simulation results format                                                                  ; CVWF       ;               ;
; Add pins automatically to simulation output waveforms                                      ; On         ; On            ;
; Check outputs                                                                              ; Off        ; Off           ;
; Report simulation coverage                                                                 ; On         ; On            ;
; Display complete 1/0 value coverage report                                                 ; On         ; On            ;
; Display missing 1-value coverage report                                                    ; On         ; On            ;
; Display missing 0-value coverage report                                                    ; On         ; On            ;
; Detect setup and hold time violations                                                      ; Off        ; Off           ;
; Detect glitches                                                                            ; Off        ; Off           ;
; Disable timing delays in Timing Simulation                                                 ; Off        ; Off           ;
; Generate Signal Activity File                                                              ; Off        ; Off           ;
; Generate VCD File for PowerPlay Power Analyzer                                             ; Off        ; Off           ;
; Group bus channels in simulation results                                                   ; Off        ; Off           ;
; Preserve fewer signal transitions to reduce memory requirements                            ; On         ; On            ;
; Trigger vector comparison with the specified mode                                          ; INPUT_EDGE ; INPUT_EDGE    ;
; Disable setup and hold time violations detection in input registers of bi-directional pins ; Off        ; Off           ;
; Overwrite Waveform Inputs With Simulation Outputs                                          ; Off        ;               ;
; Perform Glitch Filtering in Timing Simulation                                              ; Auto       ; Auto          ;
+--------------------------------------------------------------------------------------------+------------+---------------+


+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.


+---------------------------------------------------------------------------------------+
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ALTSYNCRAM ;
+---------------------------------------------------------------------------------------+
Memory report data cannot be output to ASCII.
Please use Quartus II to view the memory report data.


+--------------------------------------------------------------------+
; Coverage Summary                                                   ;
+-----------------------------------------------------+--------------+
; Type                                                ; Value        ;
+-----------------------------------------------------+--------------+
; Total coverage as a percentage                      ;      45.45 % ;
; Total nodes checked                                 ; 77           ;
; Total output ports checked                          ; 88           ;
; Total output ports with complete 1/0-value coverage ; 40           ;
; Total output ports with no 1/0-value coverage       ; 48           ;
; Total output ports with no 1-value coverage         ; 48           ;
; Total output ports with no 0-value coverage         ; 48           ;
+-----------------------------------------------------+--------------+


The following table displays output ports that toggle between 1 and 0 during simulation.
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Complete 1/0-Value Coverage                                                                                                                                                                      ;
+------------------------------------------------------------------------------------------+------------------------------------------------------------------------------------+------------------+
; Node Name                                                                                ; Output Port Name                                                                   ; Output Port Type ;
+------------------------------------------------------------------------------------------+------------------------------------------------------------------------------------+------------------+
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a0  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[0]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a1  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[1]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a2  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[2]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a3  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[3]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a4  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[4]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a5  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[5]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a6  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[6]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a7  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[7]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a8  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[8]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a9  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[9]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a10 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[10] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a11 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[11] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a12 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[12] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a13 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[13] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a14 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[14] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a15 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[15] ; portadataout0    ;
; |dds|add_phase:u1|phase[12]                                                              ; |dds|add_phase:u1|phase[12]~88                                                     ; cout             ;
; |dds|add_phase:u1|phase[13]                                                              ; |dds|add_phase:u1|phase[13]~89                                                     ; cout0            ;
; |dds|add_phase:u1|phase[14]                                                              ; |dds|add_phase:u1|phase[14]~90                                                     ; cout0            ;
; |dds|add_phase:u1|adderss[12]                                                            ; |dds|add_phase:u1|adderss[12]                                                      ; regout           ;
; |dds|add_phase:u1|adderss[13]                                                            ; |dds|add_phase:u1|adderss[13]                                                      ; regout           ;
; |dds|add_phase:u1|adderss[14]                                                            ; |dds|add_phase:u1|adderss[14]                                                      ; regout           ;
; |dds|add_phase:u1|adderss[15]                                                            ; |dds|add_phase:u1|adderss[15]                                                      ; regout           ;
; |dds|addout[0]                                                                           ; |dds|addout[0]                                                                     ; padio            ;
; |dds|addout[1]                                                                           ; |dds|addout[1]                                                                     ; padio            ;
; |dds|addout[2]                                                                           ; |dds|addout[2]                                                                     ; padio            ;
; |dds|addout[3]                                                                           ; |dds|addout[3]                                                                     ; padio            ;
; |dds|addout[4]                                                                           ; |dds|addout[4]                                                                     ; padio            ;
; |dds|addout[5]                                                                           ; |dds|addout[5]                                                                     ; padio            ;
; |dds|addout[6]                                                                           ; |dds|addout[6]                                                                     ; padio            ;
; |dds|addout[7]                                                                           ; |dds|addout[7]                                                                     ; padio            ;
; |dds|addout[8]                                                                           ; |dds|addout[8]                                                                     ; padio            ;
; |dds|addout[9]                                                                           ; |dds|addout[9]                                                                     ; padio            ;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品亚洲成人| 国产精品久久看| 精品日韩99亚洲| 久久综合丝袜日本网| 精品国产乱码久久久久久图片| 久久伊99综合婷婷久久伊| 国产欧美综合在线观看第十页 | 美女网站一区二区| 久久精品国产久精国产| 精品亚洲porn| 国产成都精品91一区二区三| 97精品国产97久久久久久久久久久久| 日本精品视频一区二区| 7777精品伊人久久久大香线蕉完整版| 日韩欧美高清一区| 国产精品水嫩水嫩| 一区二区三区精品在线观看| 日韩国产精品久久久| 国产一区二区三区日韩| 99国产精品国产精品毛片| 欧美日韩午夜在线视频| 精品毛片乱码1区2区3区| 成人性生交大片免费看中文| 99精品桃花视频在线观看| 欧美体内she精视频| 精品国产sm最大网站| 国产精品欧美综合在线| 亚洲电影在线免费观看| 国产真实乱偷精品视频免| www.亚洲人| 在线成人av影院| 国产清纯白嫩初高生在线观看91| 一区二区成人在线观看| 久久99国产精品久久99| av在线不卡观看免费观看| 69精品人人人人| 国产精品青草综合久久久久99| 亚洲第一电影网| 国产精品99久久久久| 欧美日韩中文字幕精品| 久久综合色之久久综合| 亚洲激情欧美激情| 精品亚洲成av人在线观看| 色婷婷av久久久久久久| 精品国产三级a在线观看| 亚洲欧洲中文日韩久久av乱码| 免费看黄色91| 色爱区综合激月婷婷| 欧美精品一区二区精品网| 亚洲精品高清视频在线观看| 免费成人深夜小野草| 色综合天天综合| 国内精品伊人久久久久av影院| 国产91精品露脸国语对白| 欧美人与禽zozo性伦| 国产精品国产a级| 日韩主播视频在线| 99re6这里只有精品视频在线观看| 日韩一区二区免费在线电影 | 制服视频三区第一页精品| 国产精品视频一二三区| 蜜臀av一区二区在线观看| 91丨porny丨国产入口| 久久久久综合网| 五月婷婷激情综合网| 91一区二区三区在线观看| www日韩大片| 奇米在线7777在线精品| 在线观看网站黄不卡| 国产精品拍天天在线| 国产一区三区三区| 91精品国产综合久久精品性色| 亚洲免费毛片网站| 国产精品影视网| 日韩精品一区二| 日韩激情一区二区| 欧美日韩色综合| 中文字幕在线不卡一区| 国产午夜精品一区二区三区嫩草 | 日本中文在线一区| 在线一区二区三区做爰视频网站| 亚洲国产精品二十页| 国产一区二区三区四区在线观看 | 国产91精品精华液一区二区三区| 欧美一级免费大片| 香蕉加勒比综合久久| 在线一区二区三区四区五区 | 中文字幕日韩一区| 精品在线一区二区三区| 777欧美精品| 五月天激情综合| 欧美亚洲国产一卡| 亚洲一区二区三区自拍| 色久优优欧美色久优优| 成人欧美一区二区三区小说 | 日本中文字幕一区| 91精品国产欧美日韩| 午夜国产精品影院在线观看| 在线观看精品一区| 亚洲自拍偷拍麻豆| 欧美午夜宅男影院| 亚洲成人自拍一区| 中文字幕一区免费在线观看| 99在线精品视频| 亚洲天堂av老司机| 91黄色免费观看| 午夜精彩视频在线观看不卡| 7777女厕盗摄久久久| 日本在线播放一区二区三区| 欧美一区二区三区小说| 精品一区二区三区免费观看| 国产午夜精品一区二区三区嫩草| 成人毛片在线观看| 亚洲日本va午夜在线电影| 在线免费观看日本一区| 亚洲高清视频中文字幕| 欧美一区二区免费视频| 国内精品久久久久影院色| 国产色产综合产在线视频 | 亚洲五码中文字幕| 欧美一区二区三区系列电影| 久久国产精品72免费观看| 久久综合九色综合97_久久久| 粉嫩高潮美女一区二区三区| 1024成人网| 欧美日韩国产综合久久| 久久精品国产秦先生| 国产情人综合久久777777| 91女神在线视频| 亚洲超碰97人人做人人爱| 日韩精品一区二区三区视频播放| 精品国产髙清在线看国产毛片| 国产河南妇女毛片精品久久久| 中文字幕一区在线观看视频| 欧美日韩一二三区| 激情综合色综合久久| 一区在线中文字幕| 欧美人xxxx| 国产毛片精品视频| 尤物视频一区二区| 日韩欧美激情一区| 成人h动漫精品| 石原莉奈在线亚洲二区| 国产亚洲精品超碰| 在线观看日韩一区| 久久er99热精品一区二区| 国产精品久久久久aaaa樱花| 欧美日韩国产中文| 国产大陆精品国产| 亚洲成av人片| 亚洲国产高清不卡| 在线成人av网站| 成人免费三级在线| 丝袜诱惑亚洲看片| 亚洲欧洲精品成人久久奇米网| 91精品国产免费| 91免费国产在线观看| 激情久久五月天| 亚洲国产成人porn| 国产精品午夜在线观看| 欧美一区二区日韩一区二区| 97se亚洲国产综合自在线| 久久国产精品72免费观看| 在线观看区一区二| 狠狠狠色丁香婷婷综合激情 | 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 国产女人aaa级久久久级| 欧美日韩视频在线一区二区| 成人综合在线视频| 毛片一区二区三区| 亚洲精品国产精华液| 国产午夜精品一区二区三区视频 | 波多野结衣在线aⅴ中文字幕不卡| 五月激情综合网| 国产精品萝li| 337p日本欧洲亚洲大胆色噜噜| 欧美午夜精品一区| 成人开心网精品视频| 久久精品国产在热久久| 亚洲国产cao| 亚洲欧洲综合另类在线| 国产视频一区在线播放| 日韩欧美国产综合| 欧美日韩免费电影| 色综合久久66| 成人av免费网站| 国产精一品亚洲二区在线视频| 午夜精品国产更新| 一区二区三区四区国产精品| 国产精品久久久久影视| 久久久久久一二三区| 日韩一区二区三区免费观看| 欧美日韩国产成人在线91| 在线观看网站黄不卡| 91网站在线播放| 成人教育av在线| 成人一区在线观看| 国产福利一区二区三区视频在线| 精品一区二区三区免费| 久久99国产精品久久|