亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_sec_clock.tan.qmsg

?? 基于CYCLONE系列FPGA EP1C3T144C8的VHDL秒表代碼
?? QMSG
?? 第 1 頁 / 共 4 頁
字號:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "rst register register rst1 rst1 275.03 MHz Internal " "Info: Clock \"rst\" Internal fmax is restricted to 275.03 MHz between source register \"rst1\" and destination register \"rst1\"" { { "Info" "ITDB_CLOCK_TCH_TCL" "1.818 ns 1.818 ns 3.636 ns " "Info: fmax restricted to Clock High delay (1.818 ns) plus Clock Low delay (1.818 ns) : restricted to 3.636 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.823 ns + Longest register register " "Info: + Longest register to register delay is 0.823 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns rst1 1 REG LC_X26_Y2_N3 33 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X26_Y2_N3; Fanout = 33; REG Node = 'rst1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { rst1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.514 ns) + CELL(0.309 ns) 0.823 ns rst1 2 REG LC_X26_Y2_N3 33 " "Info: 2: + IC(0.514 ns) + CELL(0.309 ns) = 0.823 ns; Loc. = LC_X26_Y2_N3; Fanout = 33; REG Node = 'rst1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.823 ns" { rst1 rst1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.309 ns ( 37.55 % ) " "Info: Total cell delay = 0.309 ns ( 37.55 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.514 ns ( 62.45 % ) " "Info: Total interconnect delay = 0.514 ns ( 62.45 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.823 ns" { rst1 rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.823 ns" { rst1 {} rst1 {} } { 0.000ns 0.514ns } { 0.000ns 0.309ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "rst destination 2.999 ns + Shortest register " "Info: + Shortest clock path from clock \"rst\" to destination register is 2.999 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns rst 1 CLK PIN_76 1 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_76; Fanout = 1; CLK Node = 'rst'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { rst } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 5 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.819 ns) + CELL(0.711 ns) 2.999 ns rst1 2 REG LC_X26_Y2_N3 33 " "Info: 2: + IC(0.819 ns) + CELL(0.711 ns) = 2.999 ns; Loc. = LC_X26_Y2_N3; Fanout = 33; REG Node = 'rst1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.530 ns" { rst rst1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 72.69 % ) " "Info: Total cell delay = 2.180 ns ( 72.69 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.819 ns ( 27.31 % ) " "Info: Total interconnect delay = 0.819 ns ( 27.31 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.999 ns" { rst rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.999 ns" { rst {} rst~out0 {} rst1 {} } { 0.000ns 0.000ns 0.819ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "rst source 2.999 ns - Longest register " "Info: - Longest clock path from clock \"rst\" to source register is 2.999 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns rst 1 CLK PIN_76 1 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_76; Fanout = 1; CLK Node = 'rst'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { rst } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 5 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.819 ns) + CELL(0.711 ns) 2.999 ns rst1 2 REG LC_X26_Y2_N3 33 " "Info: 2: + IC(0.819 ns) + CELL(0.711 ns) = 2.999 ns; Loc. = LC_X26_Y2_N3; Fanout = 33; REG Node = 'rst1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.530 ns" { rst rst1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 72.69 % ) " "Info: Total cell delay = 2.180 ns ( 72.69 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.819 ns ( 27.31 % ) " "Info: Total interconnect delay = 0.819 ns ( 27.31 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.999 ns" { rst rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.999 ns" { rst {} rst~out0 {} rst1 {} } { 0.000ns 0.000ns 0.819ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.999 ns" { rst rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.999 ns" { rst {} rst~out0 {} rst1 {} } { 0.000ns 0.000ns 0.819ns } { 0.000ns 1.469ns 0.711ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.999 ns" { rst rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.999 ns" { rst {} rst~out0 {} rst1 {} } { 0.000ns 0.000ns 0.819ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } { { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 24 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" {  } { { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 24 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.823 ns" { rst1 rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.823 ns" { rst1 {} rst1 {} } { 0.000ns 0.514ns } { 0.000ns 0.309ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.999 ns" { rst rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.999 ns" { rst {} rst~out0 {} rst1 {} } { 0.000ns 0.000ns 0.819ns } { 0.000ns 1.469ns 0.711ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.999 ns" { rst rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "2.999 ns" { rst {} rst~out0 {} rst1 {} } { 0.000ns 0.000ns 0.819ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "fmax restricted to Clock High delay (%1!s!) plus Clock Low delay (%2!s!) : restricted to %3!s!. Expand message to see actual delay path." 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { rst1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { rst1 {} } {  } {  } "" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 24 -1 0 } }  } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "start register register start1 start1 275.03 MHz Internal " "Info: Clock \"start\" Internal fmax is restricted to 275.03 MHz between source register \"start1\" and destination register \"start1\"" { { "Info" "ITDB_CLOCK_TCH_TCL" "1.818 ns 1.818 ns 3.636 ns " "Info: fmax restricted to Clock High delay (1.818 ns) plus Clock Low delay (1.818 ns) : restricted to 3.636 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.846 ns + Longest register register " "Info: + Longest register to register delay is 0.846 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns start1 1 REG LC_X18_Y9_N6 19 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X18_Y9_N6; Fanout = 19; REG Node = 'start1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { start1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.537 ns) + CELL(0.309 ns) 0.846 ns start1 2 REG LC_X18_Y9_N6 19 " "Info: 2: + IC(0.537 ns) + CELL(0.309 ns) = 0.846 ns; Loc. = LC_X18_Y9_N6; Fanout = 19; REG Node = 'start1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.846 ns" { start1 start1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.309 ns ( 36.52 % ) " "Info: Total cell delay = 0.309 ns ( 36.52 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.537 ns ( 63.48 % ) " "Info: Total interconnect delay = 0.537 ns ( 63.48 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.846 ns" { start1 start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.846 ns" { start1 {} start1 {} } { 0.000ns 0.537ns } { 0.000ns 0.309ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "start destination 4.196 ns + Shortest register " "Info: + Shortest clock path from clock \"start\" to destination register is 4.196 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns start 1 CLK PIN_91 1 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_91; Fanout = 1; CLK Node = 'start'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { start } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.016 ns) + CELL(0.711 ns) 4.196 ns start1 2 REG LC_X18_Y9_N6 19 " "Info: 2: + IC(2.016 ns) + CELL(0.711 ns) = 4.196 ns; Loc. = LC_X18_Y9_N6; Fanout = 19; REG Node = 'start1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.727 ns" { start start1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 51.95 % ) " "Info: Total cell delay = 2.180 ns ( 51.95 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.016 ns ( 48.05 % ) " "Info: Total interconnect delay = 2.016 ns ( 48.05 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.196 ns" { start start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.196 ns" { start {} start~out0 {} start1 {} } { 0.000ns 0.000ns 2.016ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "start source 4.196 ns - Longest register " "Info: - Longest clock path from clock \"start\" to source register is 4.196 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns start 1 CLK PIN_91 1 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_91; Fanout = 1; CLK Node = 'start'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { start } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.016 ns) + CELL(0.711 ns) 4.196 ns start1 2 REG LC_X18_Y9_N6 19 " "Info: 2: + IC(2.016 ns) + CELL(0.711 ns) = 4.196 ns; Loc. = LC_X18_Y9_N6; Fanout = 19; REG Node = 'start1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.727 ns" { start start1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 23 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 51.95 % ) " "Info: Total cell delay = 2.180 ns ( 51.95 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.016 ns ( 48.05 % ) " "Info: Total interconnect delay = 2.016 ns ( 48.05 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.196 ns" { start start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.196 ns" { start {} start~out0 {} start1 {} } { 0.000ns 0.000ns 2.016ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.196 ns" { start start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.196 ns" { start {} start~out0 {} start1 {} } { 0.000ns 0.000ns 2.016ns } { 0.000ns 1.469ns 0.711ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.196 ns" { start start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.196 ns" { start {} start~out0 {} start1 {} } { 0.000ns 0.000ns 2.016ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } { { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 23 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" {  } { { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 23 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.846 ns" { start1 start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "0.846 ns" { start1 {} start1 {} } { 0.000ns 0.537ns } { 0.000ns 0.309ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.196 ns" { start start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.196 ns" { start {} start~out0 {} start1 {} } { 0.000ns 0.000ns 2.016ns } { 0.000ns 1.469ns 0.711ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.196 ns" { start start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "4.196 ns" { start {} start~out0 {} start1 {} } { 0.000ns 0.000ns 2.016ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "fmax restricted to Clock High delay (%1!s!) plus Clock Low delay (%2!s!) : restricted to %3!s!. Expand message to see actual delay path." 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { start1 } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { start1 {} } {  } {  } "" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 23 -1 0 } }  } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0 "" 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk data\[0\] led_2\[0\] 22.009 ns register " "Info: tco from clock \"clk\" to destination pin \"data\[0\]\" through register \"led_2\[0\]\" is 22.009 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 7.682 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 7.682 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_93 34 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_93; Fanout = 34; CLK Node = 'clk'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 4 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.550 ns) + CELL(0.935 ns) 2.954 ns clk1 2 REG LC_X7_Y5_N6 33 " "Info: 2: + IC(0.550 ns) + CELL(0.935 ns) = 2.954 ns; Loc. = LC_X7_Y5_N6; Fanout = 33; REG Node = 'clk1'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.485 ns" { clk clk1 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 11 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.017 ns) + CELL(0.711 ns) 7.682 ns led_2\[0\] 3 REG LC_X19_Y9_N2 5 " "Info: 3: + IC(4.017 ns) + CELL(0.711 ns) = 7.682 ns; Loc. = LC_X19_Y9_N2; Fanout = 5; REG Node = 'led_2\[0\]'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.728 ns" { clk1 led_2[0] } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 60 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.115 ns ( 40.55 % ) " "Info: Total cell delay = 3.115 ns ( 40.55 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.567 ns ( 59.45 % ) " "Info: Total interconnect delay = 4.567 ns ( 59.45 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.682 ns" { clk clk1 led_2[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.682 ns" { clk {} clk~out0 {} clk1 {} led_2[0] {} } { 0.000ns 0.000ns 0.550ns 4.017ns } { 0.000ns 1.469ns 0.935ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } { { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 60 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "14.103 ns + Longest register pin " "Info: + Longest register to pin delay is 14.103 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns led_2\[0\] 1 REG LC_X19_Y9_N2 5 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X19_Y9_N2; Fanout = 5; REG Node = 'led_2\[0\]'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { led_2[0] } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 60 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.164 ns) + CELL(0.442 ns) 1.606 ns seg\[0\]~255 2 COMB LC_X19_Y9_N1 1 " "Info: 2: + IC(1.164 ns) + CELL(0.442 ns) = 1.606 ns; Loc. = LC_X19_Y9_N1; Fanout = 1; COMB Node = 'seg\[0\]~255'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.606 ns" { led_2[0] seg[0]~255 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.247 ns) + CELL(0.292 ns) 3.145 ns seg\[0\]~256 3 COMB LC_X19_Y10_N8 1 " "Info: 3: + IC(1.247 ns) + CELL(0.292 ns) = 3.145 ns; Loc. = LC_X19_Y10_N8; Fanout = 1; COMB Node = 'seg\[0\]~256'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.539 ns" { seg[0]~255 seg[0]~256 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.099 ns) + CELL(0.442 ns) 4.686 ns seg\[0\]~257 4 COMB LC_X16_Y10_N2 14 " "Info: 4: + IC(1.099 ns) + CELL(0.442 ns) = 4.686 ns; Loc. = LC_X16_Y10_N2; Fanout = 14; COMB Node = 'seg\[0\]~257'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.541 ns" { seg[0]~256 seg[0]~257 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.421 ns) + CELL(0.442 ns) 6.549 ns Equal17~218 5 COMB LC_X16_Y11_N7 4 " "Info: 5: + IC(1.421 ns) + CELL(0.442 ns) = 6.549 ns; Loc. = LC_X16_Y11_N7; Fanout = 4; COMB Node = 'Equal17~218'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.863 ns" { seg[0]~257 Equal17~218 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 133 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.244 ns) + CELL(0.292 ns) 8.085 ns data~1604 6 COMB LC_X15_Y12_N2 2 " "Info: 6: + IC(1.244 ns) + CELL(0.292 ns) = 8.085 ns; Loc. = LC_X15_Y12_N2; Fanout = 2; COMB Node = 'data~1604'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.536 ns" { Equal17~218 data~1604 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.217 ns) + CELL(0.590 ns) 9.892 ns data~1607 7 COMB LC_X15_Y11_N0 1 " "Info: 7: + IC(1.217 ns) + CELL(0.590 ns) = 9.892 ns; Loc. = LC_X15_Y11_N0; Fanout = 1; COMB Node = 'data~1607'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.807 ns" { data~1604 data~1607 } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.103 ns) + CELL(2.108 ns) 14.103 ns data\[0\] 8 PIN PIN_131 0 " "Info: 8: + IC(2.103 ns) + CELL(2.108 ns) = 14.103 ns; Loc. = PIN_131; Fanout = 0; PIN Node = 'data\[0\]'" {  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "4.211 ns" { data~1607 data[0] } "NODE_NAME" } } { "sec_clock.vhd" "" { Text "D:/MY_FILES/sec_clock/sec_clock.vhd" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.608 ns ( 32.67 % ) " "Info: Total cell delay = 4.608 ns ( 32.67 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "9.495 ns ( 67.33 % ) " "Info: Total interconnect delay = 9.495 ns ( 67.33 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "14.103 ns" { led_2[0] seg[0]~255 seg[0]~256 seg[0]~257 Equal17~218 data~1604 data~1607 data[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "14.103 ns" { led_2[0] {} seg[0]~255 {} seg[0]~256 {} seg[0]~257 {} Equal17~218 {} data~1604 {} data~1607 {} data[0] {} } { 0.000ns 1.164ns 1.247ns 1.099ns 1.421ns 1.244ns 1.217ns 2.103ns } { 0.000ns 0.442ns 0.292ns 0.442ns 0.442ns 0.292ns 0.590ns 2.108ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0}  } { { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "7.682 ns" { clk clk1 led_2[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "7.682 ns" { clk {} clk~out0 {} clk1 {} led_2[0] {} } { 0.000ns 0.000ns 0.550ns 4.017ns } { 0.000ns 1.469ns 0.935ns 0.711ns } "" } } { "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "14.103 ns" { led_2[0] seg[0]~255 seg[0]~256 seg[0]~257 Equal17~218 data~1604 data~1607 data[0] } "NODE_NAME" } } { "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/altera/72/quartus/bin/Technology_Viewer.qrui" "14.103 ns" { led_2[0] {} seg[0]~255 {} seg[0]~256 {} seg[0]~257 {} Equal17~218 {} data~1604 {} data~1607 {} data[0] {} } { 0.000ns 1.164ns 1.247ns 1.099ns 1.421ns 1.244ns 1.217ns 2.103ns } { 0.000ns 0.442ns 0.292ns 0.442ns 0.442ns 0.292ns 0.590ns 2.108ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲电影一级黄| 亚洲人吸女人奶水| 久久综合99re88久久爱| 日韩精品影音先锋| 精品国产一区二区三区久久久蜜月 | 久久66热偷产精品| 免费人成精品欧美精品| 另类欧美日韩国产在线| 国产在线不卡视频| 成人三级伦理片| 91色porny蝌蚪| 精品国产欧美一区二区| 国产午夜精品理论片a级大结局| 欧美精品一区二区三区高清aⅴ| 亚洲精品在线电影| 国产精品第五页| 日本一不卡视频| 国产91富婆露脸刺激对白| 色爱区综合激月婷婷| 欧美日韩精品高清| 国产精品欧美极品| 视频在线观看一区| 一本色道久久加勒比精品| 欧美一级国产精品| 亚洲资源在线观看| 国产福利一区二区三区| 欧美精品1区2区3区| 国产精品视频九色porn| 蜜乳av一区二区| 欧美亚洲国产bt| 中文在线资源观看网站视频免费不卡 | 国产精品视频麻豆| 九九视频精品免费| 日韩一卡二卡三卡国产欧美| 国产欧美精品一区二区色综合| 青青国产91久久久久久| 91麻豆福利精品推荐| 欧美国产日本韩| 久久99日本精品| 日韩欧美国产综合| 日本欧美一区二区| 欧美日韩三级一区二区| 一区二区激情小说| 欧美午夜电影一区| 蜜臀精品久久久久久蜜臀| 51精品秘密在线观看| 日韩av不卡在线观看| 久久久久久久久97黄色工厂| 欧美优质美女网站| 亚洲一区在线免费观看| 在线观看免费亚洲| 日韩av中文字幕一区二区三区| 欧美日韩国产精品自在自线| 三级在线观看一区二区| 欧美高清精品3d| 国内外成人在线| 亚洲三级免费观看| 51精品秘密在线观看| 精品在线视频一区| 亚洲欧美日韩在线不卡| 欧美日韩一区二区三区四区五区| 亚洲一区二区在线观看视频 | 精品乱人伦一区二区三区| 欧美自拍偷拍一区| 91在线国产福利| 亚洲欧美综合另类在线卡通| 一本一本大道香蕉久在线精品 | 欧美优质美女网站| 黄页网站大全一区二区| 国产精品全国免费观看高清| 欧美猛男男办公室激情| 成人av网站在线观看| 午夜精品久久久久影视| 国产精品素人一区二区| 宅男在线国产精品| 欧美自拍偷拍一区| 99热国产精品| 国产高清无密码一区二区三区| 亚洲大片在线观看| 一区二区在线观看免费视频播放| 欧美tickling挠脚心丨vk| 在线日韩国产精品| 成人精品高清在线| 成人高清av在线| 国产福利精品一区| 国内精品国产成人国产三级粉色| 亚洲福利视频三区| 亚洲国产欧美日韩另类综合| 国产女主播视频一区二区| 中文字幕的久久| 亚洲欧洲日产国产综合网| 中文字幕av在线一区二区三区| 2024国产精品视频| 久久免费看少妇高潮| 国产亚洲污的网站| 国产精品久久久久影院亚瑟| 欧美激情一区二区三区不卡 | 经典三级一区二区| 国产精品一区二区三区四区| 国产一区二区三区在线观看免费视频| 日日夜夜精品视频免费| 国产精品自拍网站| 欧美综合亚洲图片综合区| 在线不卡免费av| 国产欧美日韩精品一区| 亚洲一区二区在线免费观看视频| 亚洲高清免费视频| 国产成人亚洲综合a∨婷婷图片| 蜜桃久久久久久久| 成人午夜精品在线| 欧美日韩精品三区| 国产精品女上位| 韩国女主播一区| 欧美午夜精品一区| 亚洲视频香蕉人妖| 精品一区二区在线观看| 在线视频综合导航| 欧美经典三级视频一区二区三区| 亚洲福中文字幕伊人影院| 不卡一区二区在线| 久久综合九色综合欧美就去吻| 夜夜爽夜夜爽精品视频| 极品尤物av久久免费看| 在线综合视频播放| 亚洲午夜免费福利视频| 99久久99久久精品国产片果冻| 久久伊99综合婷婷久久伊| 视频一区在线播放| 欧美日韩视频专区在线播放| 国产精品免费aⅴ片在线观看| 精品一区二区三区不卡| 日韩一卡二卡三卡| 免费在线观看视频一区| 91福利社在线观看| 一区二区三区在线播| 在线免费不卡视频| 亚洲一级二级三级在线免费观看| 成人av网站大全| 亚洲欧洲无码一区二区三区| jlzzjlzz欧美大全| 亚洲人精品午夜| 欧美日韩一区在线观看| 蜜桃免费网站一区二区三区| 在线视频综合导航| 蜜臂av日日欢夜夜爽一区| 亚洲精品一区二区在线观看| 国产剧情一区在线| 亚洲欧洲成人自拍| 69堂成人精品免费视频| 国产精品一二三四区| 中文字幕一区二区三| 欧美久久久久久蜜桃| 国产一区不卡精品| 亚洲一二三四区| 久久久青草青青国产亚洲免观| 91视频在线观看| 国产一区二区在线免费观看| 一区二区三区中文字幕精品精品| 欧美日韩精品欧美日韩精品一| 高清视频一区二区| 日本一区中文字幕| 亚洲黄色录像片| 中文字幕欧美区| 久久九九国产精品| 欧美一区二区三区啪啪| 91日韩在线专区| av一区二区三区在线| 青青草国产精品亚洲专区无| 欧美日韩国产一级| 一区二区三区四区在线播放| 色一情一乱一乱一91av| 丁香桃色午夜亚洲一区二区三区| 日韩国产精品久久久| 一区二区欧美在线观看| 中文字幕在线观看不卡视频| 久久麻豆一区二区| 久久久久久久综合色一本| 欧美xxx久久| 7777精品伊人久久久大香线蕉完整版 | 亚洲午夜av在线| 亚洲一区二区成人在线观看| 亚洲色欲色欲www| 中文字幕日本不卡| 一区免费观看视频| 亚洲男同性视频| 亚洲 欧美综合在线网络| 亚洲一区二区三区四区五区中文| 亚洲欧美日本在线| 天天操天天综合网| 国产精品99久久久久久宅男| 久久99精品久久久久久动态图| 精品中文av资源站在线观看| 国产成人亚洲精品青草天美| av亚洲产国偷v产偷v自拍| 在线亚洲高清视频| 久久久久久久性| 石原莉奈一区二区三区在线观看| 免费成人你懂的| 色就色 综合激情| 亚洲精品一区二区三区香蕉|