亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? usea74.rpt

?? vhdl基本門電路
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                      d:\vhdl_ex\usea74.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/15/2003 13:04:10

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


USEA74


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

usea74    EPM7032SLC44-5   10       8        0      8       0           25 %

User Pins:                 10       8        0  



Project Information                                      d:\vhdl_ex\usea74.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'OEN' chosen for auto global Output Enable


Project Information                                      d:\vhdl_ex\usea74.rpt

** FILE HIERARCHY **



|74373:AAA|


Device-Specific Information:                             d:\vhdl_ex\usea74.rpt
usea74

***** Logic for device 'usea74' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
                                               
                                               
                       V  G  G  O  G  G        
              D     D  C  N  N  E  N  N  Q  Q  
              8  G  1  C  D  D  N  D  D  8  7  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | Q6 
      D7 |  8                                38 | #TDO 
      D6 |  9                                37 | Q5 
     GND | 10                                36 | Q3 
      D2 | 11                                35 | VCC 
      D3 | 12         EPM7032SLC44-5         34 | Q1 
    #TMS | 13                                33 | Q4 
      D4 | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
      D5 | 16                                30 | GND 
RESERVED | 17                                29 | Q2 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                             d:\vhdl_ex\usea74.rpt
usea74

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)  11/16( 68%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     8/16( 50%)  10/16( 62%)   0/16(  0%)  17/36( 47%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            21/32     ( 65%)
Total logic cells used:                          8/32     ( 25%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    8/32     ( 25%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.00
Total fan-in:                                    32

Total input pins required:                      10
Total fast input logic cells required:           0
Total output pins required:                      8
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      8
Total flipflops required:                        0
Total product terms required:                   24
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                             d:\vhdl_ex\usea74.rpt
usea74

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  D1
  11    (7)  (A)      INPUT               0      0   0    0    0    1    0  D2
  12    (8)  (A)      INPUT               0      0   0    0    0    1    0  D3
  14   (10)  (A)      INPUT               0      0   0    0    0    1    0  D4
  16   (11)  (A)      INPUT               0      0   0    0    0    1    0  D5
   9    (6)  (A)      INPUT               0      0   0    0    0    1    0  D6
   8    (5)  (A)      INPUT               0      0   0    0    0    1    0  D7
   6    (3)  (A)      INPUT               0      0   0    0    0    1    0  D8
   5    (2)  (A)      INPUT               0      0   0    0    0    8    0  G
  44      -   -       INPUT  G            0      0   0    0    0    0    0  OEN


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                             d:\vhdl_ex\usea74.rpt
usea74

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B        TRI      t        0      0   0    2    1    1    0  Q1
  29     27    B        TRI      t        0      0   0    2    1    1    0  Q2
  36     22    B        TRI      t        0      0   0    2    1    1    0  Q3
  33     24    B        TRI      t        0      0   0    2    1    1    0  Q4
  37     21    B        TRI      t        0      0   0    2    1    1    0  Q5
  39     19    B        TRI      t        0      0   0    2    1    1    0  Q6
  40     18    B        TRI      t        0      0   0    2    1    1    0  Q7
  41     17    B        TRI      t        0      0   0    2    1    1    0  Q8


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             d:\vhdl_ex\usea74.rpt

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文文精品字幕一区二区| 欧美精品高清视频| 亚洲一区影音先锋| 亚洲欧美日韩在线| 国产精品福利在线播放| √…a在线天堂一区| 国产欧美一区二区精品性色超碰| 精品国产露脸精彩对白| 欧美一级免费观看| 日韩女优电影在线观看| 欧美成人在线直播| 久久噜噜亚洲综合| 国产精品伦一区二区三级视频| 国产欧美精品在线观看| 一色桃子久久精品亚洲| 国产精品不卡视频| 亚洲综合男人的天堂| 在线区一区二视频| 欧美日韩国产乱码电影| 91精品国产福利| 久久久久久综合| 亚洲欧洲综合另类| 偷窥国产亚洲免费视频 | 国产美女在线观看一区| 国内久久婷婷综合| 99久久精品国产麻豆演员表| 久久精品亚洲精品国产欧美kt∨ | 久久色成人在线| 国产视频不卡一区| 一区二区三区中文字幕精品精品 | 欧美羞羞免费网站| 日韩欧美国产一区二区在线播放| 国产日韩影视精品| 午夜私人影院久久久久| 国产一区欧美日韩| 欧美视频一区在线| 国产亚洲人成网站| 亚洲成人免费电影| 国产宾馆实践打屁股91| 欧美三级一区二区| 中文字幕成人在线观看| 欧美日韩国产经典色站一区二区三区| 日韩视频一区在线观看| 中文字幕一区二区三区不卡在线| 日韩专区一卡二卡| 99国产精品国产精品久久| 欧美一级片在线观看| 自拍av一区二区三区| 免费成人av资源网| 欧美色视频在线观看| 欧美国产综合一区二区| 免费一级欧美片在线观看| 91网站在线观看视频| 日本一区二区三区免费乱视频| 亚洲va欧美va人人爽| 99久久精品国产毛片| 欧美极品美女视频| 久久久久9999亚洲精品| 日韩电影免费一区| 在线观看91精品国产入口| 国产精品伦理一区二区| 国产日产欧产精品推荐色| 午夜激情久久久| 在线观看一区不卡| 1区2区3区精品视频| 国产精品亚洲一区二区三区妖精| 777xxx欧美| 亚洲成人自拍一区| 久久国产人妖系列| 在线观看91av| 天堂一区二区在线| 欧美视频中文字幕| 亚洲综合精品久久| 色欧美片视频在线观看| 亚洲三级在线看| 97久久超碰国产精品电影| 久久婷婷国产综合国色天香| 日本色综合中文字幕| 制服.丝袜.亚洲.中文.综合| 性做久久久久久| 欧美日韩免费电影| 亚洲不卡一区二区三区| 欧美人牲a欧美精品| 亚洲高清久久久| 欧美一区二区在线看| 美洲天堂一区二卡三卡四卡视频| 欧美一区二区三级| 精品影院一区二区久久久| 久久亚洲欧美国产精品乐播| 久久er精品视频| 国产亲近乱来精品视频| 国产精品第四页| 日本韩国欧美三级| 天天影视网天天综合色在线播放| 337p亚洲精品色噜噜狠狠| 久久国产尿小便嘘嘘| 国产蜜臀97一区二区三区| 91色乱码一区二区三区| 午夜精彩视频在线观看不卡| 日韩视频中午一区| 成人av电影在线观看| 亚洲韩国精品一区| 欧美成人伊人久久综合网| 成人av中文字幕| 亚瑟在线精品视频| 欧美精品一区在线观看| 国产一区二区女| 欧美三级电影网站| 精品在线观看视频| 亚洲综合区在线| 久久久久久久久久美女| 欧美中文字幕亚洲一区二区va在线 | 99re66热这里只有精品3直播| 亚洲风情在线资源站| 国产亚洲欧美日韩日本| 欧美亚洲自拍偷拍| 国产福利精品一区二区| 亚洲午夜一区二区三区| 国产调教视频一区| 666欧美在线视频| 99久久伊人精品| 久久99精品久久久久| 亚洲精品菠萝久久久久久久| 久久久久久久久蜜桃| 欧美伦理视频网站| 91丨porny丨在线| 国产一区二区h| 青椒成人免费视频| 一区二区三区四区不卡在线 | 中文字幕在线不卡国产视频| 在线不卡中文字幕播放| 色婷婷国产精品| 国产69精品久久777的优势| 日韩二区三区在线观看| 一区二区三区**美女毛片| 国产女同互慰高潮91漫画| 制服.丝袜.亚洲.另类.中文 | 亚洲精品一区在线观看| 欧美日韩亚洲综合一区| 91浏览器入口在线观看| 懂色av一区二区三区蜜臀 | 99re这里只有精品首页| 国产精品一区二区无线| 久久99精品网久久| 麻豆精品在线观看| 日本aⅴ亚洲精品中文乱码| 亚洲va国产va欧美va观看| 亚洲精品久久久蜜桃| 国产欧美日产一区| av日韩在线网站| 成人v精品蜜桃久久一区| 国产露脸91国语对白| 国产精一区二区三区| 国内久久精品视频| 国产美女av一区二区三区| 精品粉嫩aⅴ一区二区三区四区| 欧美精品日日鲁夜夜添| 欧美色网站导航| 这里只有精品99re| 日韩欧美在线综合网| 日韩欧美一区二区免费| 精品久久久久久久一区二区蜜臀| 91精品国产色综合久久不卡蜜臀| 欧美一区二区观看视频| 91精品国产综合久久小美女| 在线综合视频播放| 精品久久久久久亚洲综合网 | 中文字幕乱码久久午夜不卡| 欧美国产欧美综合| 亚洲欧美自拍偷拍| 亚洲老妇xxxxxx| 日韩福利电影在线| 国产一区二区伦理| 99国产精品久| 欧美一区二区三区色| 2欧美一区二区三区在线观看视频| 久久久久久久久久久电影| 国产精品久久久久久户外露出 | 亚洲三级理论片| 亚洲一区在线播放| 黑人巨大精品欧美一区| 成人国产在线观看| 欧美亚洲一区二区在线观看| 日韩欧美一二区| 99久久777色| 欧美日韩国产综合视频在线观看| 日韩欧美www| 一区二区三区四区在线| 美国毛片一区二区| 91亚洲精品久久久蜜桃| 在线综合视频播放| 综合欧美亚洲日本| 蜜臀av亚洲一区中文字幕| 99在线精品免费| 日韩久久精品一区| 亚洲免费看黄网站| 粉嫩av一区二区三区粉嫩| 亚洲摸摸操操av| 老司机一区二区| 91黄色免费版|