亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mux1.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                        d:\vhdl_ex\mux1.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/29/2003 10:35:32

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


MUX1


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

mux1      EPM7032SLC44-5   18       4        0      4       0           12 %

User Pins:                 18       4        0  



Device-Specific Information:                               d:\vhdl_ex\mux1.rpt
mux1

***** Logic for device 'mux1' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
                                               
                                               
                       V  G  G  G  G  G        
              d  d  d  C  N  N  N  N  N  c  c  
              2  1  0  C  D  D  D  D  D  1  0  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | x3 
      d3 |  8                                38 | #TDO 
      s0 |  9                                37 | b2 
     GND | 10                                36 | b3 
      s1 | 11                                35 | VCC 
      c3 | 12         EPM7032SLC44-5         34 | x1 
    #TMS | 13                                33 | x2 
      c2 | 14                                32 | #TCK 
     VCC | 15                                31 | x0 
      a1 | 16                                30 | GND 
      a2 | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              a  a  b  b  G  V  R  R  R  R  R  
              3  0  0  1  N  C  E  E  E  E  E  
                          D  C  S  S  S  S  S  
                                E  E  E  E  E  
                                R  R  R  R  R  
                                V  V  V  V  V  
                                E  E  E  E  E  
                                D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               d:\vhdl_ex\mux1.rpt
mux1

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)  16/16(100%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)  10/16( 62%)   0/16(  0%)  18/36( 50%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            26/32     ( 81%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  6.00
Total fan-in:                                    24

Total input pins required:                      18
Total fast input logic cells required:           0
Total output pins required:                      4
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      4
Total flipflops required:                        0
Total product terms required:                   16
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               d:\vhdl_ex\mux1.rpt
mux1

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  19   (14)  (A)      INPUT               0      0   0    0    0    1    0  a0
  16   (11)  (A)      INPUT               0      0   0    0    0    1    0  a1
  17   (12)  (A)      INPUT               0      0   0    0    0    1    0  a2
  18   (13)  (A)      INPUT               0      0   0    0    0    1    0  a3
  20   (15)  (A)      INPUT               0      0   0    0    0    1    0  b0
  21   (16)  (A)      INPUT               0      0   0    0    0    1    0  b1
  37   (21)  (B)      INPUT               0      0   0    0    0    1    0  b2
  36   (22)  (B)      INPUT               0      0   0    0    0    1    0  b3
  40   (18)  (B)      INPUT               0      0   0    0    0    1    0  c0
  41   (17)  (B)      INPUT               0      0   0    0    0    1    0  c1
  14   (10)  (A)      INPUT               0      0   0    0    0    1    0  c2
  12    (8)  (A)      INPUT               0      0   0    0    0    1    0  c3
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  d0
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  d1
   6    (3)  (A)      INPUT               0      0   0    0    0    1    0  d2
   8    (5)  (A)      INPUT               0      0   0    0    0    1    0  d3
   9    (6)  (A)      INPUT               0      0   0    0    0    4    0  s0
  11    (7)  (A)      INPUT               0      0   0    0    0    4    0  s1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\mux1.rpt
mux1

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  31     26    B     OUTPUT      t        0      0   0    6    0    0    0  x0
  34     23    B     OUTPUT      t        0      0   0    6    0    0    0  x1
  33     24    B     OUTPUT      t        0      0   0    6    0    0    0  x2
  39     19    B     OUTPUT      t        0      0   0    6    0    0    0  x3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\mux1.rpt
mux1

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC26 x0
        | +----- LC23 x1
        | | +--- LC24 x2
        | | | +- LC19 x3
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':

Pin
19   -> * - - - | - * | <-- a0
16   -> - * - - | - * | <-- a1
17   -> - - * - | - * | <-- a2
18   -> - - - * | - * | <-- a3
20   -> * - - - | - * | <-- b0
21   -> - * - - | - * | <-- b1
37   -> - - * - | - * | <-- b2
36   -> - - - * | - * | <-- b3
40   -> * - - - | - * | <-- c0
41   -> - * - - | - * | <-- c1
14   -> - - * - | - * | <-- c2
12   -> - - - * | - * | <-- c3
4    -> * - - - | - * | <-- d0
5    -> - * - - | - * | <-- d1
6    -> - - * - | - * | <-- d2
8    -> - - - * | - * | <-- d3
9    -> * * * * | - * | <-- s0
11   -> * * * * | - * | <-- s1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               d:\vhdl_ex\mux1.rpt
mux1

** EQUATIONS **

a0       : INPUT;
a1       : INPUT;
a2       : INPUT;
a3       : INPUT;
b0       : INPUT;
b1       : INPUT;
b2       : INPUT;
b3       : INPUT;
c0       : INPUT;
c1       : INPUT;
c2       : INPUT;
c3       : INPUT;
d0       : INPUT;
d1       : INPUT;
d2       : INPUT;
d3       : INPUT;
s0       : INPUT;
s1       : INPUT;

-- Node name is 'x0' 
-- Equation name is 'x0', location is LC026, type is output.
 x0      = LCELL( _EQ001 $  GND);
  _EQ001 =  d0 &  s0 &  s1
         #  c0 & !s0 &  s1
         #  b0 &  s0 & !s1
         #  a0 & !s0 & !s1;

-- Node name is 'x1' 
-- Equation name is 'x1', location is LC023, type is output.
 x1      = LCELL( _EQ002 $  GND);
  _EQ002 =  d1 &  s0 &  s1
         #  c1 & !s0 &  s1
         #  b1 &  s0 & !s1
         #  a1 & !s0 & !s1;

-- Node name is 'x2' 
-- Equation name is 'x2', location is LC024, type is output.
 x2      = LCELL( _EQ003 $  GND);
  _EQ003 =  d2 &  s0 &  s1
         #  c2 & !s0 &  s1
         #  b2 &  s0 & !s1
         #  a2 & !s0 & !s1;

-- Node name is 'x3' 
-- Equation name is 'x3', location is LC019, type is output.
 x3      = LCELL( _EQ004 $  GND);
  _EQ004 =  d3 &  s0 &  s1
         #  c3 & !s0 &  s1
         #  b3 &  s0 & !s1
         #  a3 & !s0 & !s1;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        d:\vhdl_ex\mux1.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,681K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
美女性感视频久久| 成人中文字幕电影| 精品国产一区二区亚洲人成毛片| 亚洲成人激情av| 日韩欧美成人一区二区| 成人免费看视频| 亚洲另类中文字| 精品国产免费人成电影在线观看四季| 久久精品99久久久| 国产精品午夜电影| 91精品国产91久久久久久一区二区| 蜜桃精品视频在线| 一区二区在线观看视频在线观看| 日韩三级中文字幕| 99精品欧美一区二区蜜桃免费| 午夜欧美在线一二页| 中文字幕在线一区免费| 精品久久人人做人人爱| 色先锋aa成人| av在线不卡电影| 久久国产精品72免费观看| 欧美一区二区在线看| 国产精品一区免费视频| 日本中文在线一区| 亚洲国产精品精华液2区45| 欧美福利视频导航| 91成人国产精品| 色哟哟精品一区| 国产美女一区二区三区| 视频一区二区三区在线| 精品日韩一区二区三区免费视频| 99精品黄色片免费大全| 国产精品亚洲第一| 国产麻豆精品95视频| 精品一区二区三区免费| 欧美国产激情一区二区三区蜜月| 日韩亚洲国产中文字幕欧美| 欧美丝袜丝交足nylons图片| 国产91精品久久久久久久网曝门| 国产一区欧美一区| 亚洲一区二区高清| 亚洲综合无码一区二区| 亚洲自拍偷拍欧美| 亚洲444eee在线观看| 日本亚洲一区二区| 无吗不卡中文字幕| 久久99精品久久久久久动态图| 老司机午夜精品| 国产乱码精品一区二区三区忘忧草| 黄页视频在线91| 奇米四色…亚洲| 精品午夜久久福利影院| 成人污污视频在线观看| 欧美日韩精品三区| 日韩欧美国产综合| 日本一区二区免费在线观看视频| 国产精品美女久久久久久久久久久| 1000部国产精品成人观看| 美日韩黄色大片| 欧美三级韩国三级日本三斤| 日韩精品资源二区在线| 久久精品视频一区二区| 亚洲国产精品久久不卡毛片| 亚洲国产精品麻豆| 成人小视频在线| 色婷婷国产精品| 日本一区二区久久| 亚洲电影在线播放| 91麻豆免费看片| 国产亚洲美州欧州综合国| 捆绑紧缚一区二区三区视频| 欧美在线观看你懂的| 久久综合色综合88| 亚洲精品日产精品乱码不卡| 国产综合一区二区| 欧美日本一区二区在线观看| 国产日产欧产精品推荐色| 久久99精品久久久久久久久久久久| 日韩国产欧美在线视频| 欧美日韩国产高清一区| 国产精品久久久久三级| 不卡一区二区三区四区| 久久精品人人做人人爽人人| 国产一区二区免费视频| 国产日韩欧美综合在线| av在线免费不卡| 一区二区三区日韩欧美精品 | 成人av资源在线观看| 国产女人18毛片水真多成人如厕| 免费看欧美美女黄的网站| 7777精品伊人久久久大香线蕉| 久久久久高清精品| www.av亚洲| 一区二区三区国产精品| 日韩欧美卡一卡二| 不卡的电影网站| 亚洲精品v日韩精品| 日韩欧美中文字幕精品| 99r国产精品| 老司机午夜精品| 中文字幕第一页久久| 一本色道久久加勒比精品| 婷婷综合另类小说色区| 日韩视频中午一区| 成人国产精品免费| 日本中文在线一区| 亚洲人午夜精品天堂一二香蕉| 在线观看亚洲精品| 国产一区二区在线观看视频| 亚洲成人激情av| 亚洲欧美日韩中文字幕一区二区三区| 欧美性淫爽ww久久久久无| 不卡的av电影在线观看| 国产一区视频网站| 久久99精品久久久久久久久久久久 | 久久久不卡网国产精品一区| 91香蕉视频黄| 国产一区 二区 三区一级| 一区二区三区四区高清精品免费观看 | 日韩一区二区免费电影| 欧美美女一区二区三区| eeuss影院一区二区三区| 国产成人a级片| 一级中文字幕一区二区| 亚洲精品水蜜桃| 亚洲精品欧美综合四区| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | 亚洲狠狠爱一区二区三区| 亚洲精品免费播放| 亚洲免费观看高清在线观看| 久久久精品国产免费观看同学| 久久久99精品免费观看不卡| 亚洲色图都市小说| 中文字幕日韩欧美一区二区三区| 国产欧美视频在线观看| 日本午夜一区二区| 黑人巨大精品欧美黑白配亚洲| 久久www免费人成看片高清| 国产成人一区在线| 91搞黄在线观看| 久久亚洲一区二区三区四区| 精品免费国产二区三区| 国产精品电影一区二区三区| 亚洲高清免费观看高清完整版在线观看 | 色偷偷久久一区二区三区| 91精品国产91久久久久久一区二区 | 亚洲激情男女视频| 国产精品一区二区免费不卡 | 欧美日韩免费视频| 国产精品―色哟哟| 久久精品国产亚洲aⅴ| 欧美自拍偷拍午夜视频| 1000精品久久久久久久久| 欧美日韩国产电影| 久久精品一区二区三区不卡| 久久91精品国产91久久小草| 美女网站一区二区| 6080日韩午夜伦伦午夜伦| 国产a级毛片一区| 五月婷婷欧美视频| |精品福利一区二区三区| 日韩欧美www| 欧美日韩aaaaaa| aaa亚洲精品| 国产精品综合视频| 国产一区久久久| 日韩一区精品字幕| 一区二区三区av电影| 国产精品午夜在线观看| 国产精品视频你懂的| 中文字幕免费在线观看视频一区| 久久伊人中文字幕| 亚洲免费av高清| 国产精品国产三级国产aⅴ原创 | 午夜视频在线观看一区| 亚洲美女在线一区| 亚洲精品伦理在线| 亚洲一区二三区| 午夜视频一区二区三区| 麻豆视频一区二区| 国产又粗又猛又爽又黄91精品| 久久99精品国产.久久久久久| 国产一区福利在线| 国产不卡一区视频| 色欧美乱欧美15图片| 4438成人网| 2欧美一区二区三区在线观看视频 337p粉嫩大胆噜噜噜噜噜91av | eeuss鲁片一区二区三区在线看| 成人久久18免费网站麻豆 | 亚洲天堂网中文字| 夜夜嗨av一区二区三区中文字幕 | 精品毛片乱码1区2区3区| 亚洲欧洲中文日韩久久av乱码| 亚洲一区二区欧美| 国产mv日韩mv欧美| 欧美日韩精品欧美日韩精品一综合| 精品sm在线观看| 日本强好片久久久久久aaa| 99精品一区二区| 欧美va亚洲va|