亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ex3.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                         d:\vhdl_ex\ex3.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/23/2003 20:32:18

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ex3       EPM7032SLC44-5   4        5        0      5       0           15 %

User Pins:                 4        5        0  



Device-Specific Information:                                d:\vhdl_ex\ex3.rpt
ex3

***** Logic for device 'ex3' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
                                               
                                               
                       V  G  G  G  G  G  O  O  
              A  A  A  C  N  N  N  N  N  A  A  
              2  1  0  C  D  D  D  D  D  1  2  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | OA0 
      A3 |  8                                38 | #TDO 
RESERVED |  9                                37 | OA3 
     GND | 10                                36 | OA4 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                d:\vhdl_ex\ex3.rpt
ex3

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   6/16( 37%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     5/16( 31%)   7/16( 43%)   1/16(  6%)   4/36( 11%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            13/32     ( 40%)
Total logic cells used:                          5/32     ( 15%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    5/32     ( 15%)
Total shareable expanders not available (n/a):   1/32     (  3%)
Average fan-in:                                  1.60
Total fan-in:                                     8

Total input pins required:                       4
Total fast input logic cells required:           0
Total output pins required:                      5
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      5
Total flipflops required:                        0
Total product terms required:                    9
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                d:\vhdl_ex\ex3.rpt
ex3

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    2    0  A0
   5    (2)  (A)      INPUT               0      0   0    0    0    2    0  A1
   6    (3)  (A)      INPUT               0      0   0    0    0    2    0  A2
   8    (5)  (A)      INPUT               0      0   0    0    0    2    0  A3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\ex3.rpt
ex3

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  39     19    B     OUTPUT      t        0      0   0    1    0    0    0  OA0
  41     17    B     OUTPUT      t        0      0   0    1    0    0    0  OA1
  40     18    B     OUTPUT      t        0      0   0    1    0    0    0  OA2
  37     21    B     OUTPUT      t        0      0   0    1    0    0    0  OA3
  36     22    B     OUTPUT      t        1      0   1    4    0    0    0  OA4


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\ex3.rpt
ex3

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                   Logic cells placed in LAB 'B'
        +--------- LC19 OA0
        | +------- LC17 OA1
        | | +----- LC18 OA2
        | | | +--- LC21 OA3
        | | | | +- LC22 OA4
        | | | | | 
        | | | | |   Other LABs fed by signals
        | | | | |   that feed LAB 'B'
LC      | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * - - - * | - * | <-- A0
5    -> - * - - * | - * | <-- A1
6    -> - - * - * | - * | <-- A2
8    -> - - - * * | - * | <-- A3


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                d:\vhdl_ex\ex3.rpt
ex3

** EQUATIONS **

A0       : INPUT;
A1       : INPUT;
A2       : INPUT;
A3       : INPUT;

-- Node name is 'OA0' 
-- Equation name is 'OA0', location is LC019, type is output.
 OA0     = LCELL( A0 $  GND);

-- Node name is 'OA1' 
-- Equation name is 'OA1', location is LC017, type is output.
 OA1     = LCELL( A1 $  GND);

-- Node name is 'OA2' 
-- Equation name is 'OA2', location is LC018, type is output.
 OA2     = LCELL( A2 $  GND);

-- Node name is 'OA3' 
-- Equation name is 'OA3', location is LC021, type is output.
 OA3     = LCELL( A3 $  GND);

-- Node name is 'OA4' 
-- Equation name is 'OA4', location is LC022, type is output.
 OA4     = LCELL( _EQ001 $  A0);
  _EQ001 =  A1 &  A2 &  A3
         # !A1 & !A2 &  A3
         # !A1 &  A2 & !A3
         #  A1 & !A2 & !A3;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                         d:\vhdl_ex\ex3.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:01
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,455K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品网友自拍| 亚洲成人综合在线| 欧美一卡二卡三卡| 99国产精品视频免费观看| 日韩高清不卡一区二区| 亚洲美女精品一区| 精品国产乱码久久久久久久久| 色视频欧美一区二区三区| 国内精品伊人久久久久影院对白| 一区二区三区四区国产精品| 久久久www免费人成精品| 91精品国产高清一区二区三区| 91蜜桃传媒精品久久久一区二区| 国产一区二区三区免费看| 亚洲成人资源在线| 亚洲品质自拍视频网站| 国产精品女上位| 337p粉嫩大胆色噜噜噜噜亚洲| 欧美精品自拍偷拍| 欧美综合色免费| 91在线视频免费观看| 国产精品一区2区| 久久激情五月激情| 日韩高清不卡在线| 天天综合天天综合色| 亚洲午夜在线视频| 一区二区三区在线免费播放| 国产精品久久网站| 中文字幕视频一区| 中文字幕制服丝袜一区二区三区| 日本一区二区视频在线观看| 久久久久9999亚洲精品| 久久精品亚洲国产奇米99| 日韩欧美一区在线| 日韩免费高清av| 日韩精品一区二区三区蜜臀| 日韩免费观看高清完整版| 欧美一区二区三区在线| 91精品国产福利在线观看| 欧美午夜理伦三级在线观看| 一本色道a无线码一区v| 色狠狠色噜噜噜综合网| 在线观看日韩高清av| 欧美少妇一区二区| 欧美精品欧美精品系列| 9191成人精品久久| 欧美精品久久99| 精品成人一区二区三区四区| 国产亚洲污的网站| 国产精品国产精品国产专区不蜜 | 精品88久久久久88久久久| 日韩一区二区免费在线电影| 日韩精品自拍偷拍| 久久久久久亚洲综合影院红桃| 久久久精品免费网站| 国产精品久久毛片av大全日韩| 亚洲美女淫视频| 日韩国产一二三区| 国产乱码精品一区二区三区忘忧草| 国产成人免费视频网站高清观看视频 | 国产精品色哟哟| 成人欧美一区二区三区黑人麻豆 | 国产一区二区久久| www.色综合.com| 欧美视频在线一区二区三区 | 17c精品麻豆一区二区免费| 亚洲猫色日本管| 日韩影院精彩在线| 夫妻av一区二区| 欧美色图一区二区三区| 日韩限制级电影在线观看| 国产欧美一区在线| 亚洲精品久久7777| 久久国产精品99久久久久久老狼| 国产精品小仙女| 欧美专区在线观看一区| 日韩欧美123| 亚洲日本免费电影| 日本中文字幕一区| 不卡一区二区在线| 4hu四虎永久在线影院成人| 国产亚洲精品中文字幕| 亚洲欧美偷拍另类a∨色屁股| 天涯成人国产亚洲精品一区av| 国产一区在线观看视频| 91黄视频在线观看| 精品国产99国产精品| 自拍偷自拍亚洲精品播放| 蜜桃av一区二区三区| 色婷婷综合五月| 久久久亚洲高清| 午夜不卡av免费| 波多野结衣中文一区| 在线播放中文一区| 亚洲四区在线观看| 国产一区二区在线看| 欧美日韩的一区二区| 国产精品久久久久一区二区三区 | 日本韩国一区二区三区视频| 欧美精品一区二区三区蜜桃视频 | 欧美激情综合在线| 久久精品99国产精品| 欧美影院精品一区| 欧美国产丝袜视频| 久久电影网电视剧免费观看| 欧美性生活影院| 亚洲图片另类小说| 成人免费看视频| 久久精品一区二区三区不卡| 欧美96一区二区免费视频| 欧美视频日韩视频| 亚洲精品久久7777| gogo大胆日本视频一区| 精品99一区二区| 日韩av中文在线观看| 在线视频一区二区三区| 亚洲国产激情av| 国产91色综合久久免费分享| 日韩女优av电影| 蜜臀va亚洲va欧美va天堂| 欧美日韩精品二区第二页| 一区二区成人在线| 色8久久精品久久久久久蜜| 18欧美亚洲精品| 91香蕉视频mp4| 亚洲日本在线观看| 91在线国内视频| 国产精品欧美一区二区三区| 国产91色综合久久免费分享| www一区二区| 国产盗摄视频一区二区三区| 国产午夜精品久久久久久久| 国产精品1区2区3区在线观看| 久久久影院官网| 国产成人精品亚洲777人妖| 久久久综合九色合综国产精品| 狠狠狠色丁香婷婷综合激情| 2023国产精品| 丁香婷婷综合色啪| 国产精品免费观看视频| 不卡的av网站| 亚洲欧美一区二区三区国产精品| 一本到三区不卡视频| 亚洲精品高清视频在线观看| 在线观看日韩精品| 日本亚洲一区二区| 日韩欧美123| 国产成人av电影在线| 中文字幕一区二区三区不卡| 色婷婷久久一区二区三区麻豆| 亚洲午夜电影在线观看| 欧美色图第一页| 久久精品国产亚洲5555| 国产色产综合产在线视频| 国产99久久精品| 《视频一区视频二区| 色94色欧美sute亚洲线路一久| 亚洲午夜视频在线| 日韩欧美在线不卡| 国产白丝精品91爽爽久久| 亚洲天堂成人在线观看| 欧美日韩一区成人| 狠狠色丁香婷综合久久| 国产精品麻豆久久久| 99精品视频中文字幕| 亚洲电影在线免费观看| 欧美一级黄色片| 成人av动漫在线| 日韩福利视频网| 中文字幕av一区二区三区免费看| 91麻豆高清视频| 日韩高清在线电影| 国产精品久久久久毛片软件| 精品视频一区三区九区| 国内精品第一页| 亚洲乱码精品一二三四区日韩在线| 9191久久久久久久久久久| 高清不卡在线观看| 五月天欧美精品| 国产精品女人毛片| 日韩欧美一级二级三级久久久| 成人黄色一级视频| 日本亚洲天堂网| 亚洲欧美日韩久久精品| 日韩精品一区二区三区四区| 91蜜桃视频在线| 精品一区二区三区免费视频| 亚洲男女一区二区三区| 日韩欧美一区二区视频| 91久久人澡人人添人人爽欧美| 精品一二三四区| 亚洲高清中文字幕| 中文字幕欧美日本乱码一线二线| 欧美精品久久久久久久久老牛影院 | 亚洲精品老司机| 国产亚洲精品资源在线26u| 在线不卡中文字幕| 91在线观看高清| 韩国理伦片一区二区三区在线播放| 亚洲码国产岛国毛片在线|