亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? seg7dec.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                     d:\vhdl_ex\seg7dec.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/28/2003 17:29:29

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SEG7DEC


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

seg7dec   EPM7032SLC44-5   4        7        0      7       0           21 %

User Pins:                 4        7        0  



Project Information                                     d:\vhdl_ex\seg7dec.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 17: File d:\vhdl_ex\seg7dec.vhd: Undefined (X) values of constant "DDDDDDD" are interpreted as 0
Warning: Primitive 'segout4' is stuck at GND


Device-Specific Information:                            d:\vhdl_ex\seg7dec.rpt
seg7dec

***** Logic for device 'seg7dec' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                         s  s  
              b  b  b                    e  e  
              c  c  c                    g  g  
              d  d  d                    o  o  
              i  i  i  V  G  G  G  G  G  u  u  
              n  n  n  C  N  N  N  N  N  t  t  
              2  1  0  C  D  D  D  D  D  2  1  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | segout3 
  bcdin3 |  8                                38 | #TDO 
RESERVED |  9                                37 | segout6 
     GND | 10                                36 | segout5 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | segout4 
    #TMS | 13                                33 | segout0 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                            d:\vhdl_ex\seg7dec.rpt
seg7dec

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   6/16( 37%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   9/16( 56%)   1/16(  6%)   4/36( 11%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            15/32     ( 46%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   1/32     (  3%)
Average fan-in:                                  3.42
Total fan-in:                                    24

Total input pins required:                       4
Total fast input logic cells required:           0
Total output pins required:                      7
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      7
Total flipflops required:                        0
Total product terms required:                   22
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                            d:\vhdl_ex\seg7dec.rpt
seg7dec

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    6    0  bcdin0
   5    (2)  (A)      INPUT               0      0   0    0    0    6    0  bcdin1
   6    (3)  (A)      INPUT               0      0   0    0    0    6    0  bcdin2
   8    (5)  (A)      INPUT               0      0   0    0    0    6    0  bcdin3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                            d:\vhdl_ex\seg7dec.rpt
seg7dec

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  33     24    B     OUTPUT      t        0      0   0    4    0    0    0  segout0
  40     18    B     OUTPUT      t        0      0   0    4    0    0    0  segout1
  41     17    B     OUTPUT      t        0      0   0    4    0    0    0  segout2
  39     19    B     OUTPUT      t        0      0   0    4    0    0    0  segout3
  34     23    B     OUTPUT      t        0      0   0    0    0    0    0  segout4
  36     22    B     OUTPUT      t        1      0   1    4    0    0    0  segout5
  37     21    B     OUTPUT      t        0      0   0    4    0    0    0  segout6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                            d:\vhdl_ex\seg7dec.rpt
seg7dec

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC24 segout0
        | +----------- LC18 segout1
        | | +--------- LC17 segout2
        | | | +------- LC19 segout3
        | | | | +----- LC23 segout4
        | | | | | +--- LC22 segout5
        | | | | | | +- LC21 segout6
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * * * * - * * | - * | <-- bcdin0
5    -> * * * * - * * | - * | <-- bcdin1
6    -> * * * * - * * | - * | <-- bcdin2
8    -> * * * * - * * | - * | <-- bcdin3


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                            d:\vhdl_ex\seg7dec.rpt
seg7dec

** EQUATIONS **

bcdin0   : INPUT;
bcdin1   : INPUT;
bcdin2   : INPUT;
bcdin3   : INPUT;

-- Node name is 'segout0' 
-- Equation name is 'segout0', location is LC024, type is output.
 segout0 = LCELL( _EQ001 $ !bcdin3);
  _EQ001 =  bcdin0 & !bcdin1 & !bcdin2 &  bcdin3
         # !bcdin0 &  bcdin1 &  bcdin2 & !bcdin3
         # !bcdin0 & !bcdin1 & !bcdin2 & !bcdin3;

-- Node name is 'segout1' 
-- Equation name is 'segout1', location is LC018, type is output.
 segout1 = LCELL( _EQ002 $ !bcdin3);
  _EQ002 = !bcdin1 &  bcdin2 & !bcdin3
         # !bcdin0 & !bcdin3;

-- Node name is 'segout2' 
-- Equation name is 'segout2', location is LC017, type is output.
 segout2 = LCELL( _EQ003 $  GND);
  _EQ003 = !bcdin0 &  bcdin1 & !bcdin2 & !bcdin3
         #  bcdin0 & !bcdin1 & !bcdin2 & !bcdin3
         # !bcdin0 & !bcdin1 &  bcdin2 & !bcdin3;

-- Node name is 'segout3' 
-- Equation name is 'segout3', location is LC019, type is output.
 segout3 = LCELL( _EQ004 $  GND);
  _EQ004 =  bcdin0 & !bcdin1 &  bcdin2 & !bcdin3
         # !bcdin0 &  bcdin1 & !bcdin3;

-- Node name is 'segout4' 
-- Equation name is 'segout4', location is LC023, type is output.
 segout4 = LCELL( VCC $  VCC);

-- Node name is 'segout5' 
-- Equation name is 'segout5', location is LC022, type is output.
 segout5 = LCELL( _EQ005 $ !bcdin3);
  _EQ005 = !bcdin0 &  bcdin1 &  bcdin2 & !bcdin3
         #  bcdin0 &  bcdin1 & !bcdin2 & !bcdin3
         #  bcdin0 & !bcdin1 &  bcdin2 & !bcdin3
         # !bcdin0 & !bcdin1 & !bcdin2 & !bcdin3;

-- Node name is 'segout6' 
-- Equation name is 'segout6', location is LC021, type is output.
 segout6 = LCELL( _EQ006 $ !bcdin3);
  _EQ006 =  bcdin0 &  bcdin1 & !bcdin2 & !bcdin3
         # !bcdin0 &  bcdin2 & !bcdin3
         # !bcdin1 &  bcdin2 & !bcdin3;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                     d:\vhdl_ex\seg7dec.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:01
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 4,022K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲午夜成aⅴ人片| 99在线精品观看| 久久不见久久见免费视频1| 麻豆91免费观看| 国产成人8x视频一区二区| 97久久久精品综合88久久| 欧美羞羞免费网站| 欧美xxxxxxxxx| 最新久久zyz资源站| 日韩精品欧美精品| 成人午夜激情视频| 亚洲日本一区二区| 久久精品国产第一区二区三区| 国产a区久久久| 欧美日本一区二区三区四区| 国产校园另类小说区| 亚洲精品国产视频| 国产综合色精品一区二区三区| 成人av网站在线观看| 91精品欧美综合在线观看最新| 18成人在线视频| 久久狠狠亚洲综合| 91视频精品在这里| 26uuu国产电影一区二区| 亚洲综合丝袜美腿| 国产精品一区二区你懂的| 欧日韩精品视频| 国产欧美日韩在线| 日日摸夜夜添夜夜添国产精品| 粉嫩在线一区二区三区视频| 在线观看国产一区二区| 精品国产伦一区二区三区免费| 亚洲欧美日韩小说| 国产福利电影一区二区三区| 欧美人妇做爰xxxⅹ性高电影| 国产亚洲精品7777| 丝袜国产日韩另类美女| 91丝袜高跟美女视频| 欧美videofree性高清杂交| 亚洲一区二区av在线| 成人午夜免费电影| 精品国产污污免费网站入口 | 亚洲宅男天堂在线观看无病毒| 国产自产v一区二区三区c| 欧美午夜片在线看| 亚洲欧美一区二区视频| 国内成+人亚洲+欧美+综合在线| 欧美亚洲动漫制服丝袜| 日本怡春院一区二区| 91小视频免费观看| 中文字幕不卡在线| 国产精品一区二区久激情瑜伽 | 亚洲成av人**亚洲成av**| 成人综合激情网| 亚洲精品一区二区三区影院| 日韩中文字幕不卡| 在线视频综合导航| 亚洲另类色综合网站| 成人高清av在线| 欧美极品少妇xxxxⅹ高跟鞋| 国模娜娜一区二区三区| 精品剧情在线观看| 秋霞电影一区二区| 欧美一区二区网站| 五月婷婷另类国产| 色偷偷一区二区三区| 国产精品久久久久久久久免费相片| 国产一区二区中文字幕| 欧美成人激情免费网| 免费观看在线色综合| 3atv一区二区三区| 日韩中文字幕不卡| 777xxx欧美| 青青草成人在线观看| 成人av手机在线观看| 国产精品久久影院| aaa亚洲精品一二三区| 亚洲欧美在线视频观看| 一本久久精品一区二区| 亚洲黄色性网站| 欧美视频在线一区| 五月婷婷综合网| 欧美va亚洲va香蕉在线| 国产伦精品一区二区三区在线观看| 久久久久久久久蜜桃| 欧美性色黄大片手机版| 亚洲成人免费影院| 欧美一级艳片视频免费观看| 麻豆久久一区二区| 国产亚洲一本大道中文在线| 国产凹凸在线观看一区二区| 国产精品福利电影一区二区三区四区| 丁香激情综合国产| 亚洲免费色视频| 欧美日韩精品久久久| 日本v片在线高清不卡在线观看| 欧美人与性动xxxx| 蜜桃av噜噜一区| 久久色成人在线| 国产精品乡下勾搭老头1| 久久综合九色综合欧美就去吻 | 日韩三级视频在线看| 国产综合一区二区| 亚洲视频图片小说| 欧美私人免费视频| 日本vs亚洲vs韩国一区三区| 久久久久久电影| 国产成人在线视频免费播放| 青青草成人在线观看| 精品人在线二区三区| 成人亚洲一区二区一| 亚洲日本va午夜在线影院| 9191成人精品久久| 国产一区二区不卡| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆 | 国产精品1区二区.| 中文字幕一区二区三区在线观看| 欧美午夜电影网| 国产真实乱偷精品视频免| 国产精品欧美一级免费| 色综合激情久久| 全部av―极品视觉盛宴亚洲| 国产欧美日韩中文久久| 欧美三级在线视频| 激情另类小说区图片区视频区| 欧美激情一区二区三区不卡| 欧美性生交片4| 国产成人综合亚洲91猫咪| 亚洲一区二区三区四区五区黄| 日韩三级视频中文字幕| 99久久99久久久精品齐齐| 天堂一区二区在线| 国产丝袜在线精品| 一本高清dvd不卡在线观看| 日韩av高清在线观看| 中文字幕av免费专区久久| 欧美三区免费完整视频在线观看| 激情欧美一区二区三区在线观看| 亚洲精品五月天| 精品国产a毛片| 欧美亚洲一区二区在线观看| 国产成人免费9x9x人网站视频| 亚洲国产wwwccc36天堂| 国产精品女人毛片| 欧美成人官网二区| 欧美日韩综合在线免费观看| 成人网页在线观看| 婷婷开心激情综合| 欧美国产亚洲另类动漫| 国产精一品亚洲二区在线视频| 欧美一区二区视频在线观看| 97久久精品人人做人人爽 | 欧美xxxx在线观看| 欧美日韩国产成人在线91| 福利电影一区二区| 久久激情五月激情| 亚洲成人免费电影| 亚洲三级免费电影| 中文字幕精品三区| 精品精品国产高清一毛片一天堂| 日本精品一区二区三区四区的功能| 国产精品99久久久久久久vr| 婷婷综合另类小说色区| 亚洲少妇中出一区| 久久久久青草大香线综合精品| 精品1区2区3区| 色综合天天狠狠| 国产91精品欧美| 国产综合色视频| 日本va欧美va精品发布| 亚洲精品videosex极品| 国产精品第四页| 国产精品人人做人人爽人人添| 欧美大片在线观看一区| 9191国产精品| 在线综合+亚洲+欧美中文字幕| 在线观看亚洲成人| 国产精品日产欧美久久久久| 国产精品嫩草影院com| 国产精品毛片高清在线完整版| 国产欧美精品一区二区三区四区| 精品福利视频一区二区三区| 精品精品国产高清a毛片牛牛| 欧美成人国产一区二区| 精品剧情在线观看| 国产丝袜在线精品| 中文一区二区完整视频在线观看| 国产精品视频你懂的| 国产精品午夜久久| 国产精品国产三级国产专播品爱网| 国产伦精品一区二区三区在线观看| 国产在线麻豆精品观看| 国产自产视频一区二区三区| 国产成人午夜精品5599| 国产91精品一区二区麻豆网站 | 亚洲欧美一区二区三区极速播放| 国产精品家庭影院| 日韩毛片高清在线播放| 国产精品成人午夜| 亚洲欧美一区二区三区国产精品 |