亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sh_reg.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                        c:\gvhdl\sh_reg.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/11/2003 15:31:07

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SH_REG


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

sh_reg    EPM7032SLC44-5   2        1        0      4       0           12 %

User Pins:                 2        1        0  



Project Information                                        c:\gvhdl\sh_reg.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                                        c:\gvhdl\sh_reg.rpt

** FILE HIERARCHY **



|dff1:dfx|
|dff1:dfx~35|
|dff1:dfx~51|
|dff1:dfx~63|


Device-Specific Information:                               c:\gvhdl\sh_reg.rpt
sh_reg

***** Logic for device 'sh_reg' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  R                       R  R  
              E  E                       E  E  
              S  S                       S  S  
              E  E                       E  E  
              R  R                       R  R  
              V  V     V  G  G  G  c  G  V  V  
              E  E     C  N  N  N  l  N  E  E  
              D  D  a  C  D  D  D  k  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | b 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               c:\gvhdl\sh_reg.rpt
sh_reg

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/16( 18%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)   3/16( 18%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             6/32     ( 18%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.00
Total fan-in:                                     8

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      4
Total flipflops required:                        4
Total product terms required:                    4
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               c:\gvhdl\sh_reg.rpt
sh_reg

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    0    1  a
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               c:\gvhdl\sh_reg.rpt
sh_reg

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  39     19    B         FF   +  t        0      0   0    0    1    0    0  b


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               c:\gvhdl\sh_reg.rpt
sh_reg

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       DFFE   +  t        0      0   0    1    0    0    1  |dff1:dfx|:3
 (38)    20    B       DFFE   +  t        0      0   0    0    1    0    1  |dff1:dfx~35|:3
 (41)    17    B       DFFE   +  t        0      0   0    0    1    1    0  |dff1:dfx~51|:3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               c:\gvhdl\sh_reg.rpt
sh_reg

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC19 b
        | +----- LC18 |dff1:dfx|:3
        | | +--- LC20 |dff1:dfx~35|:3
        | | | +- LC17 |dff1:dfx~51|:3
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> - - * - | - * | <-- |dff1:dfx|:3
LC20 -> - - - * | - * | <-- |dff1:dfx~35|:3
LC17 -> * - - - | - * | <-- |dff1:dfx~51|:3

Pin
4    -> - * - - | - * | <-- a
43   -> - - - - | - - | <-- clk


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               c:\gvhdl\sh_reg.rpt
sh_reg

** EQUATIONS **

a        : INPUT;
clk      : INPUT;

-- Node name is 'b' = '|dff1:dfx~63|:3' 
-- Equation name is 'b', type is output 
 b       = DFFE( _LC017 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);

-- Node name is '|dff1:dfx|:3' 
-- Equation name is '_LC018', type is buried 
_LC018   = DFFE( a $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);

-- Node name is '|dff1:dfx~35|:3' 
-- Equation name is '_LC020', type is buried 
_LC020   = DFFE( _LC018 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);

-- Node name is '|dff1:dfx~51|:3' 
-- Equation name is '_LC017', type is buried 
_LC017   = DFFE( _LC020 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        c:\gvhdl\sh_reg.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,747K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜激情一区二区| 91美女在线看| 欧美大片在线观看| 午夜视频在线观看一区二区三区| 成人黄色小视频| 欧美电影免费观看高清完整版| 国产精品色一区二区三区| 精品一区二区三区久久| 91美女片黄在线观看91美女| 99精品视频在线播放观看| 亚洲国产精品黑人久久久| 精品一区二区三区在线观看| 欧美日本一道本| 日韩电影在线免费看| 日韩欧美成人激情| 久久99热狠狠色一区二区| 欧美一区二区三区在线看| 国产在线一区二区| 136国产福利精品导航| 91香蕉视频污| 亚洲成人免费av| 日韩欧美另类在线| 肉色丝袜一区二区| 日韩一级二级三级精品视频| 青娱乐精品视频| 国产精品第13页| 色综合久久88色综合天天免费| 亚洲午夜免费电影| 色久优优欧美色久优优| 亚洲精品久久久蜜桃| 欧美浪妇xxxx高跟鞋交| 国产成人丝袜美腿| 五月天欧美精品| 国产日韩欧美一区二区三区综合| 欧美在线视频你懂得| 日本欧美一区二区在线观看| 久久精品欧美一区二区三区麻豆 | 亚洲精品国产一区二区精华液| 欧美日韩一级视频| 国产在线播放一区三区四| 一区二区三区在线播放| 精品国产91久久久久久久妲己| 欧美性大战xxxxx久久久| 黄色成人免费在线| 日韩和欧美一区二区| 五月天中文字幕一区二区| 一区二区三区在线观看国产| 日韩伦理免费电影| 中文字幕欧美国产| 2020日本不卡一区二区视频| 欧美一区二区在线免费观看| 欧美婷婷六月丁香综合色| 国产成人在线免费观看| 国产真实乱子伦精品视频| 亚洲激情av在线| 国产欧美视频一区二区三区| 精品国产百合女同互慰| 日韩免费高清av| 日韩美女一区二区三区四区| 欧美日韩一级视频| 欧美一区二区三区爱爱| 日韩欧美激情四射| 精品毛片乱码1区2区3区 | 韩国欧美国产1区| 九色综合狠狠综合久久| 麻豆久久久久久| 麻豆免费精品视频| 国产精品资源网站| 精品亚洲国产成人av制服丝袜 | 国产精品乱码一区二三区小蝌蚪| 国产精品久久久99| 一区二区三区日韩精品视频| 亚洲成av人片www| 美女视频黄a大片欧美| 国产精品91一区二区| 成人av免费在线播放| 欧美日韩一区三区四区| 日韩三级中文字幕| 国产精品理论在线观看| 亚洲三级在线观看| 日韩不卡免费视频| 国产成人午夜99999| 欧美精品tushy高清| 亚洲色图清纯唯美| 国产一区二区视频在线| 欧美性色aⅴ视频一区日韩精品| 91精品在线麻豆| 亚洲老妇xxxxxx| 粗大黑人巨茎大战欧美成人| 91精品综合久久久久久| 亚洲美腿欧美偷拍| 韩国精品主播一区二区在线观看 | 欧美亚洲综合另类| 国产精品护士白丝一区av| 亚洲午夜精品久久久久久久久| av资源网一区| xf在线a精品一区二区视频网站| 一级精品视频在线观看宜春院 | 国产精品1区2区3区在线观看| 欧美精品九九99久久| 亚洲韩国一区二区三区| 国产成人丝袜美腿| 久久久噜噜噜久久中文字幕色伊伊 | 另类综合日韩欧美亚洲| 91在线观看免费视频| 亚洲成av人片在线观看| 91精品国产日韩91久久久久久| 亚洲免费在线播放| 91福利在线免费观看| 日韩一区欧美一区| 色综合久久中文字幕综合网| 精品国精品国产尤物美女| 国产精品一二三四| 中文字幕日韩一区| 88在线观看91蜜桃国自产| 日韩精品每日更新| 亚洲精品在线三区| 成人午夜精品一区二区三区| 国产拍欧美日韩视频二区| 国产精品中文字幕日韩精品 | 成人一区二区三区视频| 久久久久久麻豆| 成人av影视在线观看| 日本视频一区二区| 国产精品国产三级国产专播品爱网| 一本色道久久加勒比精品| 亚洲成av人片www| 久久久久久久久伊人| 在线视频一区二区免费| 韩国一区二区三区| 亚洲午夜精品久久久久久久久| 久久久精品综合| 91国产成人在线| 韩国av一区二区| 一区二区三区四区不卡在线| 日韩视频国产视频| 欧美日韩成人综合在线一区二区| 国产成人av影院| 欧美a一区二区| 日韩国产精品久久久| 日韩欧美一级二级三级久久久| 99久久精品久久久久久清纯| 久久成人免费电影| 免费观看日韩电影| 亚洲成人综合在线| 国产精品无码永久免费888| 9191精品国产综合久久久久久| 99热精品一区二区| 成人午夜免费视频| 国产一区二区女| 精品一区二区三区免费视频| 一级日本不卡的影视| 中文字幕综合网| 亚洲一二三四久久| 奇米888四色在线精品| 久久精品国产999大香线蕉| 天堂成人国产精品一区| 免播放器亚洲一区| 日本在线播放一区二区三区| 紧缚奴在线一区二区三区| 久久国产欧美日韩精品| 韩国女主播成人在线| 成人午夜电影网站| 一本久久精品一区二区| 91国偷自产一区二区开放时间 | 日本中文一区二区三区| 日韩有码一区二区三区| 韩国欧美国产1区| 97久久精品人人澡人人爽| 91网址在线看| 精品1区2区3区| 久久综合成人精品亚洲另类欧美| 精品国产免费一区二区三区四区 | 麻豆国产91在线播放| av不卡在线播放| 国产成人午夜高潮毛片| 99re成人精品视频| 日韩一区二区电影| 亚洲乱码国产乱码精品精的特点 | 久久99国产精品免费| 91亚洲精品乱码久久久久久蜜桃| 8x福利精品第一导航| 中文字幕亚洲欧美在线不卡| 久久国产乱子精品免费女| 91福利在线观看| 国产日产精品1区| 另类小说欧美激情| 8v天堂国产在线一区二区| 国产精品嫩草99a| 成人开心网精品视频| 欧美电影免费观看高清完整版| 一区二区高清在线| 91论坛在线播放| 亚洲精品久久嫩草网站秘色| 大白屁股一区二区视频| 久久久久国产精品麻豆ai换脸| 蜜桃久久久久久| 精品国精品自拍自在线| 久久99精品国产.久久久久 | 狠狠色狠狠色合久久伊人|