亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ex70.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                        d:\vhdl_ex\ex70.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/21/2003 12:35:42

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ex70      EPM7032SLC44-5   2        8        0      8       0           25 %

User Pins:                 2        8        0  



Project Information                                        d:\vhdl_ex\ex70.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'clrn' chosen for auto global Clear


Project Information                                        d:\vhdl_ex\ex70.rpt

** FILE HIERARCHY **



|74164:1|


Device-Specific Information:                               d:\vhdl_ex\ex70.rpt
ex70

***** Logic for device 'ex70' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  R  R                          
              E  E  E                          
              S  S  S                          
              E  E  E                          
              R  R  R        c                 
              V  V  V  V  G  l  G  c  G        
              E  E  E  C  N  r  N  l  N  q  q  
              D  D  D  C  D  n  D  k  D  3  2  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | q4 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | q0 
     GND | 10                                36 | q7 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | q6 
    #TMS | 13                                33 | q5 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | q1 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               d:\vhdl_ex\ex70.rpt
ex70

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/16( 12%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     8/16( 50%)  10/16( 62%)   0/16(  0%)   8/36( 22%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                            12/32     ( 37%)
Total logic cells used:                          8/32     ( 25%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    8/32     ( 25%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  3.87
Total fan-in:                                    31

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                      8
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      8
Total flipflops required:                        8
Total product terms required:                    8
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               d:\vhdl_ex\ex70.rpt
ex70

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   1      -   -       INPUT  G            0      0   0    0    0    0    0  clrn


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               d:\vhdl_ex\ex70.rpt
ex70

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  37     21    B         FF   +  t        0      0   0    0    8    2    0  q0 (|74164:1|:3)
  31     26    B         FF   +  t        0      0   0    0    1    2    0  q1 (|74164:1|:4)
  40     18    B         FF   +  t        0      0   0    0    1    2    0  q2 (|74164:1|:5)
  41     17    B         FF   +  t        0      0   0    0    1    2    0  q3 (|74164:1|:6)
  39     19    B         FF   +  t        0      0   0    0    1    2    0  q4 (|74164:1|:7)
  33     24    B         FF   +  t        0      0   0    0    1    2    0  q5 (|74164:1|:8)
  34     23    B         FF   +  t        0      0   0    0    1    2    0  q6 (|74164:1|:9)
  36     22    B         FF   +  t        0      0   0    0    1    1    0  q7 (|74164:1|:10)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\ex70.rpt
ex70

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                         Logic cells placed in LAB 'B'
        +--------------- LC21 q0
        | +------------- LC26 q1
        | | +----------- LC18 q2
        | | | +--------- LC17 q3
        | | | | +------- LC19 q4
        | | | | | +----- LC24 q5
        | | | | | | +--- LC23 q6
        | | | | | | | +- LC22 q7
        | | | | | | | | 
        | | | | | | | |   Other LABs fed by signals
        | | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | | A B |     Logic cells that feed LAB 'B':
LC21 -> * * - - - - - - | - * | <-- q0
LC26 -> * - * - - - - - | - * | <-- q1
LC18 -> * - - * - - - - | - * | <-- q2
LC17 -> * - - - * - - - | - * | <-- q3
LC19 -> * - - - - * - - | - * | <-- q4
LC24 -> * - - - - - * - | - * | <-- q5
LC23 -> * - - - - - - * | - * | <-- q6
LC22 -> * - - - - - - - | - * | <-- q7

Pin
43   -> - - - - - - - - | - - | <-- clk
1    -> - - - - - - - - | - - | <-- clrn


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               d:\vhdl_ex\ex70.rpt
ex70

** EQUATIONS **

clk      : INPUT;
clrn     : INPUT;

-- Node name is 'q0' = '|74164:1|QA' 
-- Equation name is 'q0', type is output 
 q0      = DFFE( _EQ001 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);
  _EQ001 = !q0 & !q1 & !q2 & !q3 & !q4 & !q5 & !q6 & !q7;

-- Node name is 'q1' = '|74164:1|QB' 
-- Equation name is 'q1', type is output 
 q1      = DFFE( q0 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);

-- Node name is 'q2' = '|74164:1|QC' 
-- Equation name is 'q2', type is output 
 q2      = DFFE( q1 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);

-- Node name is 'q3' = '|74164:1|QD' 
-- Equation name is 'q3', type is output 
 q3      = DFFE( q2 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);

-- Node name is 'q4' = '|74164:1|QE' 
-- Equation name is 'q4', type is output 
 q4      = DFFE( q3 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);

-- Node name is 'q5' = '|74164:1|QF' 
-- Equation name is 'q5', type is output 
 q5      = DFFE( q4 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);

-- Node name is 'q6' = '|74164:1|QG' 
-- Equation name is 'q6', type is output 
 q6      = DFFE( q5 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);

-- Node name is 'q7' = '|74164:1|QH' 
-- Equation name is 'q7', type is output 
 q7      = DFFE( q6 $  GND, GLOBAL( clk), GLOBAL( clrn),  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        d:\vhdl_ex\ex70.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,017K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
...av二区三区久久精品| 国产尤物一区二区在线| 亚洲免费成人av| 中文字幕乱码一区二区免费| 久久人人超碰精品| 久久嫩草精品久久久久| 欧美精品一区二区三区四区 | 成人综合激情网| 狠狠狠色丁香婷婷综合久久五月| 日本一区二区三区dvd视频在线| 久久蜜臀精品av| 久久色中文字幕| 久久一区二区三区四区| 日韩精品一区国产麻豆| 亚洲精品一区二区三区蜜桃下载 | 欧美亚洲综合网| 久久成人av少妇免费| 蜜桃一区二区三区四区| 激情综合亚洲精品| 国产精品1区2区3区| 国产91精品入口| 色综合久久久网| 在线视频一区二区三| 欧美日韩aaaaaa| 精品国产一区二区三区av性色| 欧美v亚洲v综合ⅴ国产v| 26uuu国产一区二区三区| 一本久道久久综合中文字幕| 色综合久久中文字幕综合网 | 亚洲人午夜精品天堂一二香蕉| 日韩理论片中文av| 亚洲精品成a人| 婷婷国产v国产偷v亚洲高清| 久久99久久久欧美国产| 国产成人福利片| 色狠狠色狠狠综合| 欧美电影免费观看高清完整版| 亚洲精品一线二线三线| 欧美日本高清视频在线观看| 精品成人a区在线观看| 国产精品国产成人国产三级| 亚洲一区成人在线| 精品中文av资源站在线观看| 91在线小视频| 欧美一级黄色片| 国产精品久久福利| 婷婷成人综合网| 粉嫩aⅴ一区二区三区四区五区 | 欧美久久一区二区| 久久亚洲综合色一区二区三区| 亚洲欧洲日韩女同| 久久精品国产在热久久| a级精品国产片在线观看| 91精品国产一区二区人妖| 国产日韩亚洲欧美综合| 亚洲国产三级在线| 丁香五精品蜜臀久久久久99网站| 91黄色小视频| 国产亚洲午夜高清国产拍精品 | 成人一级黄色片| 欧美精品第一页| 综合婷婷亚洲小说| 精品制服美女丁香| 欧美日韩精品福利| 中文字幕一区二区三中文字幕| 五月婷婷激情综合网| 成人一级视频在线观看| 欧美一级理论性理论a| 一区二区三区在线免费播放| 国产精品资源在线观看| 91麻豆精品国产91久久久久久| 中文在线一区二区| 蜜乳av一区二区| 欧美怡红院视频| 亚洲欧美在线另类| 国产精品一线二线三线| 国产精品一色哟哟哟| 91精品国产综合久久久久| 亚洲三级电影全部在线观看高清| 国产精品888| 日韩免费看网站| 久久夜色精品国产噜噜av| 首页亚洲欧美制服丝腿| 色狠狠综合天天综合综合| 国产精品乱码妇女bbbb| 国精产品一区一区三区mba视频| 欧美三级视频在线| 一区二区三区欧美日| 99久免费精品视频在线观看| 久久久久高清精品| 亚洲同性gay激情无套| 成人性生交大片免费看视频在线| 欧美v日韩v国产v| 精品一区二区三区蜜桃| 欧美一区二区免费观在线| 亚洲第一激情av| 欧美在线影院一区二区| 一区二区三区高清在线| 99久久精品费精品国产一区二区| 国产视频一区二区在线观看| 国产一区二区三区香蕉| 精品国产污网站| 另类小说视频一区二区| 粉嫩嫩av羞羞动漫久久久| 久久伊人蜜桃av一区二区| 韩国精品一区二区| 久久婷婷国产综合精品青草| 久久se精品一区精品二区| 日韩欧美第一区| 日韩av成人高清| 日韩美女视频一区二区在线观看| 蜜桃视频在线观看一区二区| 欧美一区二区精品在线| 五月婷婷综合网| 日韩一区二区免费在线电影| 麻豆精品国产传媒mv男同| 91精品国产一区二区三区香蕉| 日本aⅴ免费视频一区二区三区| 日韩一区二区不卡| 久久91精品久久久久久秒播| 久久久综合九色合综国产精品| 国产精品99精品久久免费| 国产精品久久久久久久第一福利| 色综合天天综合狠狠| 一区二区三区在线视频播放| 欧美丝袜丝交足nylons图片| 五月天丁香久久| 日韩美女视频在线| 成人h版在线观看| 亚洲另类色综合网站| 欧美日韩视频第一区| 日韩高清在线不卡| 精品国产乱码久久久久久浪潮 | 欧美人与禽zozo性伦| 秋霞av亚洲一区二区三| 久久久久九九视频| 97se亚洲国产综合在线| 日韩精品亚洲一区二区三区免费| 精品国产人成亚洲区| 91麻豆国产在线观看| 青青草伊人久久| 国产精品乱码妇女bbbb| 欧美精品电影在线播放| 懂色一区二区三区免费观看| 亚洲伊人伊色伊影伊综合网| 日韩精品一区二区三区三区免费| 成人高清免费在线播放| 亚洲成人久久影院| 久久亚洲春色中文字幕久久久| 91视频精品在这里| 精品一区二区三区在线播放视频| 中文字幕免费不卡在线| 在线观看91精品国产麻豆| 国产aⅴ综合色| 亚洲1区2区3区视频| 色综合天天狠狠| 老司机精品视频导航| 欧美精品一区二区蜜臀亚洲| 日本高清不卡一区| 久久国产精品99久久人人澡| 亚洲柠檬福利资源导航| 成人app网站| 蜜臀av性久久久久蜜臀aⅴ四虎| 中文字幕在线不卡视频| 日韩美女在线视频| 欧美四级电影网| 盗摄精品av一区二区三区| 日韩国产在线一| 中文字幕亚洲在| 欧美大片在线观看| 欧美最新大片在线看| 国产精品亚洲第一| 日本强好片久久久久久aaa| 国产精品传媒入口麻豆| 日韩精品一区二区三区蜜臀 | 亚洲制服欧美中文字幕中文字幕| 精品欧美一区二区三区精品久久| 色婷婷综合久久久| 国产九色sp调教91| 看电视剧不卡顿的网站| 亚洲一区中文在线| 国产精品免费久久久久| 精品国产免费人成电影在线观看四季| 色噜噜久久综合| 波多野结衣在线一区| 激情小说亚洲一区| 日本欧美久久久久免费播放网| 亚洲精品免费在线播放| 国产精品毛片无遮挡高清| 26uuu成人网一区二区三区| 欧美日韩午夜在线| 欧美午夜在线观看| 色综合久久久久综合体| 另类的小说在线视频另类成人小视频在线| 捆绑变态av一区二区三区| 丝袜美腿亚洲色图| 日韩精品午夜视频| 免费观看91视频大全| 一区二区欧美精品| 亚洲精品乱码久久久久久日本蜜臀|