亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? nd2.rpt

?? vhdl基本門電路
?? RPT
字號(hào):
Project Information                                         d:\vhdl_ex\nd2.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/11/2003 14:15:04

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ND2


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

nd2       EPM7032SLC44-5   2        1        0      1       0           3  %

User Pins:                 2        1        0  



Device-Specific Information:                                d:\vhdl_ex\nd2.rpt
nd2

***** Logic for device 'nd2' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                             R  
              E                             E  
              S                             S  
              E                             E  
              R                             R  
              V        V  G  G  G  G  G     V  
              E        C  N  N  N  N  N     E  
              D  B  A  C  D  D  D  D  D  C  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                d:\vhdl_ex\nd2.rpt
nd2

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     1/16(  6%)   3/16( 18%)   0/16(  0%)   2/36(  5%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                             7/32     ( 21%)
Total logic cells used:                          1/32     (  3%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    1/32     (  3%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.00
Total fan-in:                                     2

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      1
Total flipflops required:                        0
Total product terms required:                    1
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                d:\vhdl_ex\nd2.rpt
nd2

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  A
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  B


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\nd2.rpt
nd2

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    2    0    0    0  C


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\nd2.rpt
nd2

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

           Logic cells placed in LAB 'B'
        +- LC17 C
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'B'
LC      | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * | - * | <-- A
5    -> * | - * | <-- B


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                d:\vhdl_ex\nd2.rpt
nd2

** EQUATIONS **

A        : INPUT;
B        : INPUT;

-- Node name is 'C' 
-- Equation name is 'C', location is LC017, type is output.
 C       = LCELL( _EQ001 $  GND);
  _EQ001 =  A &  B;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                         d:\vhdl_ex\nd2.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,553K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
免费成人在线网站| 成人a免费在线看| 亚洲欧洲www| 日韩一区二区三区在线视频| av色综合久久天堂av综合| 日本va欧美va瓶| 亚洲日本丝袜连裤袜办公室| 欧美成人性福生活免费看| 在线观看不卡一区| 成人av第一页| 国产成人一区二区精品非洲| 日韩精品一区第一页| 亚洲免费伊人电影| 国产亚洲综合色| 欧美不卡123| 69av一区二区三区| 欧美性受极品xxxx喷水| av在线这里只有精品| 国产伦精品一区二区三区免费迷| 午夜欧美大尺度福利影院在线看| 亚洲乱码国产乱码精品精的特点| 久久久久久久久久久电影| 日韩美女一区二区三区| 欧美一区二区三区视频免费播放| 在线日韩国产精品| 91片黄在线观看| 国产91精品一区二区麻豆网站| 美国欧美日韩国产在线播放| 亚洲超丰满肉感bbw| 亚洲最新视频在线观看| 亚洲美女屁股眼交| 亚洲人成在线观看一区二区| 国产精品不卡在线观看| 国产精品美女www爽爽爽| 久久综合久久综合亚洲| 精品国产免费人成电影在线观看四季 | 成人黄色综合网站| 国产乱子伦视频一区二区三区 | 欧美在线短视频| 色婷婷久久久综合中文字幕| 成人a区在线观看| 成人av网站在线观看| 成人午夜激情在线| 成人精品小蝌蚪| 成人97人人超碰人人99| 一本大道久久a久久综合婷婷| av一区二区三区黑人| 99免费精品在线| 日本韩国精品在线| 欧美性猛交xxxx黑人交| 欧美日韩大陆一区二区| 欧美一区二区三区免费视频| 日韩一级高清毛片| 久久免费精品国产久精品久久久久| 久久久久久久性| 综合激情成人伊人| 亚洲高清视频在线| 日本欧美一区二区三区乱码 | 不卡一卡二卡三乱码免费网站| 成人伦理片在线| 欧洲激情一区二区| 欧美一卡在线观看| 国产欧美日本一区二区三区| 国产精品福利影院| 亚洲一区二区三区视频在线| 日本伊人色综合网| 豆国产96在线|亚洲| 色丁香久综合在线久综合在线观看 | 久久精品99国产精品日本| 国产成人亚洲综合色影视| 91视频.com| 91精品麻豆日日躁夜夜躁| 久久嫩草精品久久久久| 亚洲裸体在线观看| 久久超碰97中文字幕| 波多野结衣中文字幕一区二区三区| 色8久久精品久久久久久蜜| 日韩免费看网站| 中文字幕日韩欧美一区二区三区| 日韩不卡手机在线v区| 国产一区二区三区美女| 色香蕉成人二区免费| 精品国产成人在线影院| 亚洲女与黑人做爰| 九色|91porny| 一道本成人在线| 久久综合色之久久综合| 亚洲成人激情社区| 粉嫩欧美一区二区三区高清影视 | 欧美日韩亚洲综合| 国产色婷婷亚洲99精品小说| 亚洲成a人片综合在线| 国产91精品一区二区| 欧美一级片免费看| 亚洲精品ww久久久久久p站| 精品一区二区三区免费观看| 色视频成人在线观看免| 国产亲近乱来精品视频| 丝袜美腿一区二区三区| 99re这里只有精品视频首页| 精品国产一区二区三区av性色| 一区二区欧美在线观看| 国产不卡一区视频| 欧美一级欧美三级在线观看 | 国产美女一区二区| 91精品在线一区二区| 亚洲免费高清视频在线| 成人av综合在线| 久久影院午夜片一区| 丝瓜av网站精品一区二区| 91视视频在线观看入口直接观看www | 国产传媒日韩欧美成人| 日韩一级完整毛片| 亚洲成人1区2区| 欧美体内she精高潮| 亚洲欧美日韩综合aⅴ视频| 国产成人午夜高潮毛片| 精品入口麻豆88视频| 婷婷成人综合网| 欧美日韩精品一区二区在线播放| 亚洲三级在线看| www.欧美色图| 国产精品电影一区二区| 国产黄色精品网站| 久久久久久亚洲综合影院红桃| 久久精品国产精品亚洲精品 | 亚洲视频狠狠干| 国产成人午夜视频| 国产亚洲成av人在线观看导航| 麻豆精品视频在线观看视频| 69堂亚洲精品首页| 日韩电影在线一区二区三区| 7777精品伊人久久久大香线蕉经典版下载| 一区二区三区四区在线播放| 一本到不卡免费一区二区| 亚洲视频综合在线| 日本韩国精品一区二区在线观看| 一区二区在线观看av| 欧美日韩一区二区三区在线看| 亚洲无人区一区| 欧美久久婷婷综合色| 免费人成网站在线观看欧美高清| 欧美一级午夜免费电影| 激情国产一区二区 | 国产精品伦一区二区三级视频| 国产99久久久久久免费看农村| 中文字幕乱码亚洲精品一区| 成人看片黄a免费看在线| 中文字幕在线视频一区| 一本大道久久a久久综合| 亚洲国产中文字幕在线视频综合| 欧美日本在线看| 久久精品国产久精国产| 久久精品亚洲麻豆av一区二区| 高清不卡在线观看| 亚洲婷婷在线视频| 欧美在线观看一二区| 欧美96一区二区免费视频| 欧美精品一区二区三区高清aⅴ | 亚洲欧美国产77777| 欧美日韩色一区| 久久成人av少妇免费| 国产精品视频看| 欧美自拍偷拍一区| 美女一区二区在线观看| 国产欧美日韩激情| 欧美在线一区二区三区| 久久99久久99| 亚洲欧洲三级电影| 日韩一区二区在线观看视频| 国产69精品久久99不卡| 亚洲一区在线观看免费| 精品久久久久香蕉网| 99久久久无码国产精品| 日本强好片久久久久久aaa| 国产情人综合久久777777| 日本丰满少妇一区二区三区| 麻豆成人91精品二区三区| 一区精品在线播放| 日韩欧美的一区| 91丨porny丨在线| 国精产品一区一区三区mba视频| 又紧又大又爽精品一区二区| 精品久久久久99| 欧美午夜视频网站| 国产91精品一区二区麻豆网站| 午夜精品久久久久久久 | 日本成人在线不卡视频| 国产精品美女久久久久久 | 国产欧美日韩麻豆91| 欧美日韩国产中文| 成人的网站免费观看| 久久国产乱子精品免费女| 亚洲免费观看高清完整版在线| 欧美精品一区二区三区高清aⅴ| 在线亚洲+欧美+日本专区| 国产激情视频一区二区在线观看 | 天堂在线亚洲视频| 亚洲精品国产一区二区精华液| 国产丝袜在线精品|