亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s373.rpt

?? vhdl基本門電路
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                        d:\vhdl_ex\s373.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/16/2003 14:25:41

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


S373


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

s373      EPM7128SLC84-6   10       8        0      16      0           12 %

User Pins:                 10       8        0  



Project Information                                        d:\vhdl_ex\s373.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

s373@10                           D1
s373@11                           D2
s373@12                           D3
s373@15                           D4
s373@16                           D5
s373@17                           D6
s373@18                           D7
s373@20                           D8
s373@4                            G
s373@84                           OEN
s373@60                           Q1
s373@61                           Q2
s373@63                           Q3
s373@64                           Q4
s373@65                           Q5
s373@67                           Q6
s373@68                           Q7
s373@69                           Q8


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

***** Logic for device 's373' compiled without errors.




Device: EPM7128SLC84-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

                    R  R     R  R                       R  R  R     R  R  R  
                    E  E     E  E                       E  E  E     E  E  E  
                    S  S     S  S     V                 S  S  S     S  S  S  
                    E  E     E  E     C                 E  E  E  V  E  E  E  
                    R  R     R  R     C                 R  R  R  C  R  R  R  
                    V  V  G  V  V     I  G  G  O  G  G  V  V  V  C  V  V  V  
              D  D  E  E  N  E  E     N  N  N  E  N  N  E  E  E  I  E  E  E  
              2  1  D  D  D  D  D  G  T  D  D  N  D  D  D  D  D  O  D  D  D  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
      D3 | 12                                                              74 | RESERVED 
   VCCIO | 13                                                              73 | RESERVED 
    #TDI | 14                                                              72 | GND 
      D4 | 15                                                              71 | #TDO 
      D5 | 16                                                              70 | RESERVED 
      D6 | 17                                                              69 | Q8 
      D7 | 18                                                              68 | Q7 
     GND | 19                                                              67 | Q6 
      D8 | 20                                                              66 | VCCIO 
RESERVED | 21                                                              65 | Q5 
RESERVED | 22                        EPM7128SLC84-6                        64 | Q4 
    #TMS | 23                                                              63 | Q3 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | Q2 
   VCCIO | 26                                                              60 | Q1 
RESERVED | 27                                                              59 | GND 
RESERVED | 28                                                              58 | RESERVED 
RESERVED | 29                                                              57 | RESERVED 
RESERVED | 30                                                              56 | RESERVED 
RESERVED | 31                                                              55 | RESERVED 
     GND | 32                                                              54 | RESERVED 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              R  R  R  R  R  V  R  R  R  G  V  R  R  R  G  R  R  R  R  R  V  
              E  E  E  E  E  C  E  E  E  N  C  E  E  E  N  E  E  E  E  E  C  
              S  S  S  S  S  C  S  S  S  D  C  S  S  S  D  S  S  S  S  S  C  
              E  E  E  E  E  I  E  E  E     I  E  E  E     E  E  E  E  E  I  
              R  R  R  R  R  O  R  R  R     N  R  R  R     R  R  R  R  R  O  
              V  V  V  V  V     V  V  V     T  V  V  V     V  V  V  V  V     
              E  E  E  E  E     E  E  E        E  E  E     E  E  E  E  E     
              D  D  D  D  D     D  D  D        D  D  D     D  D  D  D  D     


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/ 8( 50%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   6/ 8( 75%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
E:    LC65 - LC80     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
F:    LC81 - LC96    10/16( 62%)   3/ 8( 37%)   0/16(  0%)  18/36( 50%) 
G:   LC97 - LC112     6/16( 37%)   7/ 8( 87%)   0/16(  0%)   7/36( 19%) 
H:  LC113 - LC128     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            21/64     ( 32%)
Total logic cells used:                         16/128    ( 12%)
Total shareable expanders used:                  0/128    (  0%)
Total Turbo logic cells used:                   16/128    ( 12%)
Total shareable expanders not available (n/a):   0/128    (  0%)
Average fan-in:                                  2.50
Total fan-in:                                    40

Total input pins required:                      10
Total fast input logic cells required:           0
Total output pins required:                      8
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     16
Total flipflops required:                        0
Total product terms required:                   32
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/ 128   (  0%)



Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  10    (6)  (A)      INPUT               0      0   0    0    0    0    1  D1
  11    (5)  (A)      INPUT               0      0   0    0    0    0    1  D2
  12    (3)  (A)      INPUT               0      0   0    0    0    0    1  D3
  15   (29)  (B)      INPUT               0      0   0    0    0    0    1  D4
  16   (27)  (B)      INPUT               0      0   0    0    0    0    1  D5
  17   (25)  (B)      INPUT               0      0   0    0    0    0    1  D6
  18   (24)  (B)      INPUT               0      0   0    0    0    0    1  D7
  20   (21)  (B)      INPUT               0      0   0    0    0    0    1  D8
   4   (16)  (A)      INPUT               0      0   0    0    0    0    8  G
  84      -   -       INPUT               0      0   0    0    0    8    0  OEN


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  60     93    F        TRI      t        0      0   0    1    1    0    0  Q1
  61     94    F        TRI      t        0      0   0    1    1    0    0  Q2
  63     97    G        TRI      t        0      0   0    1    1    0    0  Q3
  64     99    G        TRI      t        0      0   0    1    1    0    0  Q4
  65    101    G        TRI      t        0      0   0    1    1    0    0  Q5
  67    104    G        TRI      t        0      0   0    1    1    0    0  Q6
  68    105    G        TRI      t        0      0   0    1    1    0    0  Q7
  69    107    G        TRI      t        0      0   0    1    1    0    0  Q8


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (62)    96    F      LCELL      t        0      0   0    2    1    1    1  GH
   -     95    F      LCELL      t        0      0   0    2    1    1    1  GH~47
   -     81    F      LCELL      t        0      0   0    2    1    1    1  GH~63
   -     82    F      LCELL      t        0      0   0    2    1    1    1  GH~75
   -     84    F      LCELL      t        0      0   0    2    1    1    1  GH~87
   -     87    F      LCELL      t        0      0   0    2    1    1    1  GH~99
   -     89    F      LCELL      t        0      0   0    2    1    1    1  GH~111
 (58)    91    F      LCELL      t        0      0   0    2    1    1    1  GH~123


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'F':

                             Logic cells placed in LAB 'F'
        +------------------- LC96 GH
        | +----------------- LC95 GH~47
        | | +--------------- LC81 GH~63
        | | | +------------- LC82 GH~75
        | | | | +----------- LC84 GH~87

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩国产在线观看一区| 精品影视av免费| 欧美激情艳妇裸体舞| 欧美日韩成人在线| 欧美日韩亚洲综合| 欧美在线观看视频一区二区 | 精品一区二区久久| 日本不卡视频一二三区| 亚洲成人动漫在线免费观看| 亚洲成人三级小说| 六月丁香综合在线视频| 日韩国产高清影视| 精品系列免费在线观看| 国产伦精品一区二区三区免费迷 | 欧美国产日本韩| 欧美精品vⅰdeose4hd| 欧美国产精品劲爆| 亚洲欧美国产77777| 亚洲图片欧美色图| 日本不卡的三区四区五区| 久久99日本精品| 粉嫩一区二区三区在线看| 奇米四色…亚洲| 美女视频网站黄色亚洲| 国产精品99久| 91黄色免费观看| 欧美丰满嫩嫩电影| 久久综合久久久久88| 成人免费小视频| 日本欧美在线观看| 国产成a人无v码亚洲福利| 国产河南妇女毛片精品久久久 | 国产成人啪午夜精品网站男同| 成人国产一区二区三区精品| 91色porny| 日韩免费看的电影| 国产精品国产三级国产普通话99| 国产精品久久久久四虎| 亚洲国产人成综合网站| 秋霞成人午夜伦在线观看| 国产精品亚洲综合一区在线观看| 99久久婷婷国产综合精品| 欧美日韩免费在线视频| 国产欧美日韩三级| 日本在线观看不卡视频| 99久久综合色| 欧美一级日韩一级| 综合自拍亚洲综合图不卡区| 亚洲444eee在线观看| 从欧美一区二区三区| 91精品中文字幕一区二区三区| 国产精品私人自拍| 亚洲国产精品久久人人爱| 国产精品久久久久久久久搜平片| 樱花影视一区二区| 不卡一区在线观看| 91精品国产综合久久精品图片| 中文字幕亚洲电影| 国内久久婷婷综合| 欧美精品色一区二区三区| 国产精品视频免费看| 免费精品视频最新在线| 欧美日韩亚洲丝袜制服| 一区二区三区中文字幕| 久久国产夜色精品鲁鲁99| 97se亚洲国产综合在线| 国产婷婷一区二区| 精品一区二区三区视频在线观看| 欧美三级视频在线播放| 一区二区三区四区亚洲| 色综合久久99| 欧美日韩一区二区不卡| 亚洲一区二三区| 91久久精品国产91性色tv| 国产精品素人一区二区| jlzzjlzz亚洲女人18| 欧美国产日韩精品免费观看| 福利电影一区二区| 中文字幕免费在线观看视频一区| 国产专区欧美精品| 久久综合狠狠综合久久综合88| 日本特黄久久久高潮| 91麻豆精品国产91| 麻豆视频一区二区| 日韩欧美国产精品| 国产一区免费电影| 国产欧美一区二区三区在线老狼| 国产精品1区2区3区| 精品少妇一区二区三区在线播放| 日本一区二区不卡视频| 日本伊人午夜精品| 欧美成人乱码一区二区三区| 精品一区二区三区视频| 国产欧美日韩不卡免费| 91女厕偷拍女厕偷拍高清| 一区二区三区产品免费精品久久75| av色综合久久天堂av综合| 玉足女爽爽91| 日韩一级免费观看| 处破女av一区二区| 亚洲男人的天堂在线观看| 91黄色免费观看| 日韩 欧美一区二区三区| 日韩欧美中文一区二区| 国产在线精品一区在线观看麻豆| 日本一区二区三区久久久久久久久不 | 欧美老女人在线| 久久国产综合精品| 欧美精品一区二区三区蜜桃视频| 久久99精品一区二区三区| 国产精品系列在线| 欧洲精品视频在线观看| 日本亚洲三级在线| 国产日韩欧美亚洲| 色乱码一区二区三区88| 日本中文字幕一区| 亚洲欧美另类在线| 欧美成人精品1314www| 精品一区二区久久久| 国产精品久久午夜夜伦鲁鲁| 欧美日韩精品一区二区三区| 国产精品一区二区免费不卡 | 欧美岛国在线观看| www.久久久久久久久| 午夜精品一区二区三区电影天堂| 91精品福利在线一区二区三区| 成人综合婷婷国产精品久久| 亚洲一区二区三区四区的 | 夜夜揉揉日日人人青青一国产精品 | 99久久99久久综合| 久久99精品国产.久久久久久 | 国产.精品.日韩.另类.中文.在线.播放| 亚洲精品一卡二卡| 国产三级三级三级精品8ⅰ区| 欧美四级电影网| 99精品黄色片免费大全| 麻豆精品在线视频| 亚洲国产cao| 一区二区三区中文字幕精品精品| 国产日韩欧美一区二区三区综合 | 国产精品亚洲综合一区在线观看| 视频一区在线视频| 亚洲线精品一区二区三区八戒| 欧美极品美女视频| 久久久久久久久久久久久女国产乱 | 777午夜精品视频在线播放| 91视频.com| 国产久卡久卡久卡久卡视频精品| 视频一区二区国产| 久久蜜桃一区二区| 精品精品国产高清一毛片一天堂| 在线观看一区不卡| 欧洲激情一区二区| 日本韩国欧美在线| 久久网这里都是精品| 不卡视频在线观看| 国产福利一区在线| 精品系列免费在线观看| 热久久久久久久| 极品少妇一区二区三区精品视频| 亚洲在线中文字幕| 有码一区二区三区| 亚洲人吸女人奶水| 久久久久久久一区| 久久午夜色播影院免费高清| 91精品国产麻豆国产自产在线| 欧美天堂一区二区三区| 欧美日韩aaa| 91麻豆精品国产91久久久使用方法 | 国产精品一区一区| 国模娜娜一区二区三区| 丁香啪啪综合成人亚洲小说 | 91黄色免费版| 欧美日韩色综合| 91浏览器入口在线观看| 99精品1区2区| 欧美在线播放高清精品| 在线观看av一区二区| 在线观看国产一区二区| 欧美无乱码久久久免费午夜一区 | 亚洲欧美区自拍先锋| 亚洲卡通动漫在线| 亚洲国产另类av| 亚洲美女偷拍久久| 日韩在线观看一区二区| 香蕉加勒比综合久久| 亚洲福利视频一区| 五月天亚洲婷婷| 精品国产一区久久| 欧美激情中文字幕一区二区| 综合av第一页| 日韩影院免费视频| 国产一区 二区| 99久久er热在这里只有精品15| 欧美日韩中文精品| 国产精品国产馆在线真实露脸| 亚洲欧美一区二区三区久本道91| 亚洲国产cao| 亚洲成a人v欧美综合天堂下载| 国产一区二区三区免费播放 |