亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s373.rpt

?? vhdl基本門電路
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                        d:\vhdl_ex\s373.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/16/2003 14:25:41

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


S373


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

s373      EPM7128SLC84-6   10       8        0      16      0           12 %

User Pins:                 10       8        0  



Project Information                                        d:\vhdl_ex\s373.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

s373@10                           D1
s373@11                           D2
s373@12                           D3
s373@15                           D4
s373@16                           D5
s373@17                           D6
s373@18                           D7
s373@20                           D8
s373@4                            G
s373@84                           OEN
s373@60                           Q1
s373@61                           Q2
s373@63                           Q3
s373@64                           Q4
s373@65                           Q5
s373@67                           Q6
s373@68                           Q7
s373@69                           Q8


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

***** Logic for device 's373' compiled without errors.




Device: EPM7128SLC84-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff
    MultiVolt I/O                              = OFF

                    R  R     R  R                       R  R  R     R  R  R  
                    E  E     E  E                       E  E  E     E  E  E  
                    S  S     S  S     V                 S  S  S     S  S  S  
                    E  E     E  E     C                 E  E  E  V  E  E  E  
                    R  R     R  R     C                 R  R  R  C  R  R  R  
                    V  V  G  V  V     I  G  G  O  G  G  V  V  V  C  V  V  V  
              D  D  E  E  N  E  E     N  N  N  E  N  N  E  E  E  I  E  E  E  
              2  1  D  D  D  D  D  G  T  D  D  N  D  D  D  D  D  O  D  D  D  
            -----------------------------------------------------------------_ 
          /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
      D3 | 12                                                              74 | RESERVED 
   VCCIO | 13                                                              73 | RESERVED 
    #TDI | 14                                                              72 | GND 
      D4 | 15                                                              71 | #TDO 
      D5 | 16                                                              70 | RESERVED 
      D6 | 17                                                              69 | Q8 
      D7 | 18                                                              68 | Q7 
     GND | 19                                                              67 | Q6 
      D8 | 20                                                              66 | VCCIO 
RESERVED | 21                                                              65 | Q5 
RESERVED | 22                        EPM7128SLC84-6                        64 | Q4 
    #TMS | 23                                                              63 | Q3 
RESERVED | 24                                                              62 | #TCK 
RESERVED | 25                                                              61 | Q2 
   VCCIO | 26                                                              60 | Q1 
RESERVED | 27                                                              59 | GND 
RESERVED | 28                                                              58 | RESERVED 
RESERVED | 29                                                              57 | RESERVED 
RESERVED | 30                                                              56 | RESERVED 
RESERVED | 31                                                              55 | RESERVED 
     GND | 32                                                              54 | RESERVED 
         |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
           ------------------------------------------------------------------ 
              R  R  R  R  R  V  R  R  R  G  V  R  R  R  G  R  R  R  R  R  V  
              E  E  E  E  E  C  E  E  E  N  C  E  E  E  N  E  E  E  E  E  C  
              S  S  S  S  S  C  S  S  S  D  C  S  S  S  D  S  S  S  S  S  C  
              E  E  E  E  E  I  E  E  E     I  E  E  E     E  E  E  E  E  I  
              R  R  R  R  R  O  R  R  R     N  R  R  R     R  R  R  R  R  O  
              V  V  V  V  V     V  V  V     T  V  V  V     V  V  V  V  V     
              E  E  E  E  E     E  E  E        E  E  E     E  E  E  E  E     
              D  D  D  D  D     D  D  D        D  D  D     D  D  D  D  D     


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/ 8( 50%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     0/16(  0%)   6/ 8( 75%)   0/16(  0%)   0/36(  0%) 
C:    LC33 - LC48     0/16(  0%)   1/ 8( 12%)   0/16(  0%)   0/36(  0%) 
D:    LC49 - LC64     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
E:    LC65 - LC80     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 
F:    LC81 - LC96    10/16( 62%)   3/ 8( 37%)   0/16(  0%)  18/36( 50%) 
G:   LC97 - LC112     6/16( 37%)   7/ 8( 87%)   0/16(  0%)   7/36( 19%) 
H:  LC113 - LC128     0/16(  0%)   0/ 8(  0%)   0/16(  0%)   0/36(  0%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            21/64     ( 32%)
Total logic cells used:                         16/128    ( 12%)
Total shareable expanders used:                  0/128    (  0%)
Total Turbo logic cells used:                   16/128    ( 12%)
Total shareable expanders not available (n/a):   0/128    (  0%)
Average fan-in:                                  2.50
Total fan-in:                                    40

Total input pins required:                      10
Total fast input logic cells required:           0
Total output pins required:                      8
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     16
Total flipflops required:                        0
Total product terms required:                   32
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/ 128   (  0%)



Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  10    (6)  (A)      INPUT               0      0   0    0    0    0    1  D1
  11    (5)  (A)      INPUT               0      0   0    0    0    0    1  D2
  12    (3)  (A)      INPUT               0      0   0    0    0    0    1  D3
  15   (29)  (B)      INPUT               0      0   0    0    0    0    1  D4
  16   (27)  (B)      INPUT               0      0   0    0    0    0    1  D5
  17   (25)  (B)      INPUT               0      0   0    0    0    0    1  D6
  18   (24)  (B)      INPUT               0      0   0    0    0    0    1  D7
  20   (21)  (B)      INPUT               0      0   0    0    0    0    1  D8
   4   (16)  (A)      INPUT               0      0   0    0    0    0    8  G
  84      -   -       INPUT               0      0   0    0    0    8    0  OEN


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  60     93    F        TRI      t        0      0   0    1    1    0    0  Q1
  61     94    F        TRI      t        0      0   0    1    1    0    0  Q2
  63     97    G        TRI      t        0      0   0    1    1    0    0  Q3
  64     99    G        TRI      t        0      0   0    1    1    0    0  Q4
  65    101    G        TRI      t        0      0   0    1    1    0    0  Q5
  67    104    G        TRI      t        0      0   0    1    1    0    0  Q6
  68    105    G        TRI      t        0      0   0    1    1    0    0  Q7
  69    107    G        TRI      t        0      0   0    1    1    0    0  Q8


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (62)    96    F      LCELL      t        0      0   0    2    1    1    1  GH
   -     95    F      LCELL      t        0      0   0    2    1    1    1  GH~47
   -     81    F      LCELL      t        0      0   0    2    1    1    1  GH~63
   -     82    F      LCELL      t        0      0   0    2    1    1    1  GH~75
   -     84    F      LCELL      t        0      0   0    2    1    1    1  GH~87
   -     87    F      LCELL      t        0      0   0    2    1    1    1  GH~99
   -     89    F      LCELL      t        0      0   0    2    1    1    1  GH~111
 (58)    91    F      LCELL      t        0      0   0    2    1    1    1  GH~123


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\s373.rpt
s373

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'F':

                             Logic cells placed in LAB 'F'
        +------------------- LC96 GH
        | +----------------- LC95 GH~47
        | | +--------------- LC81 GH~63
        | | | +------------- LC82 GH~75
        | | | | +----------- LC84 GH~87

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产在线视视频有精品| 亚洲综合一区二区三区| 在线播放亚洲一区| 欧洲精品视频在线观看| 色综合一个色综合| 91高清在线观看| 欧美日本乱大交xxxxx| 91精品国产91综合久久蜜臀| 欧美三级在线播放| 欧美日韩精品高清| 91麻豆精品国产综合久久久久久| 欧美日本国产视频| 日韩欧美成人一区二区| 久久久一区二区三区捆绑**| 国产亚洲一二三区| 中文字幕一区在线观看视频| 久久久亚洲综合| 国产精品视频观看| 椎名由奈av一区二区三区| 亚洲精品一二三| 亚洲免费资源在线播放| 一区二区三区欧美日韩| 蜜臀va亚洲va欧美va天堂| 国产伦精品一区二区三区在线观看| 国产精品一区专区| 色哟哟日韩精品| 91精品国产福利| 国产精品灌醉下药二区| 性久久久久久久久久久久| 久久精品免费看| 色综合天天综合狠狠| 色婷婷久久综合| 精品国产1区2区3区| 日韩一二在线观看| 亚洲国产视频在线| 精品一区二区三区在线播放| 成人午夜激情在线| 欧美日本在线一区| 亚洲欧洲美洲综合色网| 亚洲成人免费影院| 成人高清在线视频| 日韩一级精品视频在线观看| 久久综合九色综合欧美就去吻| 欧美成人精品福利| 亚洲一线二线三线视频| 黑人巨大精品欧美黑白配亚洲| 欧美在线啊v一区| 国产女人水真多18毛片18精品视频| 亚洲h在线观看| 洋洋av久久久久久久一区| 久久国产麻豆精品| 欧美伦理影视网| 亚洲青青青在线视频| 国产一区二区三区视频在线播放| 99综合影院在线| 国产亚洲视频系列| 精品一区二区在线看| 欧美电影在哪看比较好| 亚洲精品国产一区二区精华液 | 久久99精品国产.久久久久 | 在线免费观看成人短视频| 精品国产伦理网| 日本怡春院一区二区| jlzzjlzz亚洲日本少妇| 欧美大片拔萝卜| 久久精品国产一区二区三 | 91视视频在线观看入口直接观看www| 日韩一卡二卡三卡| 亚洲第一在线综合网站| 国产98色在线|日韩| 日韩欧美一区在线| 日本伊人色综合网| 欧美日韩黄色一区二区| 精品国产精品一区二区夜夜嗨| 婷婷亚洲久悠悠色悠在线播放 | 午夜私人影院久久久久| 欧美日韩一级二级| 亚洲人吸女人奶水| 久久国产精品露脸对白| 欧美午夜精品久久久| 亚洲午夜免费视频| 在线区一区二视频| 亚洲男人的天堂av| 色综合久久久网| 亚洲高清在线精品| 6080亚洲精品一区二区| 亚洲高清免费观看| 欧美一区二区精品| 国产真实乱对白精彩久久| 国产欧美日韩卡一| 99久久久国产精品| 亚洲一区中文在线| 欧美一区二区性放荡片| 国产原创一区二区| 自拍偷拍欧美精品| 欧美性欧美巨大黑白大战| 亚洲狠狠丁香婷婷综合久久久| 欧美日韩中文一区| 国内偷窥港台综合视频在线播放| 欧美韩国日本综合| 欧美在线视频不卡| 蜜臀99久久精品久久久久久软件| 久久久久9999亚洲精品| 99久久精品国产一区| 午夜亚洲国产au精品一区二区| 久久嫩草精品久久久久| 91视频免费播放| 麻豆久久久久久久| 国产日韩在线不卡| 欧美日韩三级视频| 九九**精品视频免费播放| 日韩美女精品在线| 欧美一级一级性生活免费录像| 成人黄色电影在线| 亚洲成人av一区二区三区| 欧美高清在线精品一区| 欧美亚洲一区二区在线观看| 国产黑丝在线一区二区三区| 香蕉av福利精品导航| 国产精品水嫩水嫩| 欧美久久久久久久久| 成人三级伦理片| 青青草国产精品亚洲专区无| 中文字幕免费一区| 欧美精品在线观看一区二区| 国产成人午夜99999| 婷婷激情综合网| 亚洲欧美中日韩| 久久女同精品一区二区| 91麻豆精品国产| 色视频成人在线观看免| 成人精品gif动图一区| 久久精品免费观看| 日日夜夜免费精品视频| 亚洲六月丁香色婷婷综合久久| 国产欧美va欧美不卡在线| 日韩区在线观看| 69久久99精品久久久久婷婷 | 6080日韩午夜伦伦午夜伦| 成人性色生活片| 久久99精品国产麻豆婷婷| 亚洲成人动漫av| 亚洲欧美日本韩国| 国产精品视频线看| 国产日韩欧美精品一区| 久久综合久久综合九色| 日韩一区二区三区视频| 欧美欧美欧美欧美首页| 欧美系列一区二区| 欧美伊人久久久久久午夜久久久久| 99精品黄色片免费大全| 国产91精品露脸国语对白| 久久 天天综合| 经典一区二区三区| 国产一区欧美二区| 激情欧美一区二区三区在线观看| 久久狠狠亚洲综合| 国产真实乱偷精品视频免| 国产成人a级片| jvid福利写真一区二区三区| 91污在线观看| 欧美日韩成人综合天天影院| 欧美色图一区二区三区| 欧美群妇大交群中文字幕| 91精品国产综合久久国产大片| 欧美精选在线播放| 欧美成人在线直播| 亚洲国产电影在线观看| 综合欧美亚洲日本| 亚洲妇熟xx妇色黄| 精品一区二区三区香蕉蜜桃| 粉嫩av一区二区三区在线播放 | 在线免费一区三区| 欧美一a一片一级一片| 欧美mv日韩mv亚洲| 亚洲国产精华液网站w| 亚洲综合在线五月| 日本欧美一区二区在线观看| 国内精品久久久久影院一蜜桃| 99久久伊人网影院| 欧美久久免费观看| 中文字幕av不卡| 日韩中文字幕麻豆| 国产一区999| 欧美丝袜丝交足nylons| 欧美tk丨vk视频| 亚洲女同女同女同女同女同69| 日韩国产欧美一区二区三区| 国产一区在线观看视频| 在线视频一区二区三区| 久久综合色天天久久综合图片| 亚洲欧美一区二区三区极速播放 | www.日韩大片| 欧美一区二区三区在线看| 国产精品久久久久天堂| 美女视频黄 久久| 日本精品视频一区二区| 国产亚洲综合色| 麻豆精品在线播放| 欧美日韩三级在线|