亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dev164.rpt

?? vhdl基本門電路
?? RPT
字號(hào):
Project Information                                      d:\vhdl_ex\dev164.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/01/2003 10:29:24

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DEV164


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

dev164    EPM7032SLC44-5   4        8        0      8       0           25 %

User Pins:                 4        8        0  



Project Information                                      d:\vhdl_ex\dev164.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clock' chosen for auto global Clock
INFO: Signal 'nclr' chosen for auto global Clear


Device-Specific Information:                             d:\vhdl_ex\dev164.rpt
dev164

***** Logic for device 'dev164' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                                
              E                                
              S                                
              E                    c           
              R              n     l           
              V        V  G  c  G  o  G        
              E        C  N  l  N  c  N  q  q  
              D  b  a  C  D  r  D  k  D  3  2  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | q6 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | q1 
     GND | 10                                36 | q4 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | q0 
    #TMS | 13                                33 | q5 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | q7 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                             d:\vhdl_ex\dev164.rpt
dev164

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     8/16( 50%)  10/16( 62%)   0/16(  0%)   9/36( 25%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                            14/32     ( 43%)
Total logic cells used:                          8/32     ( 25%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    8/32     ( 25%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  3.12
Total fan-in:                                    25

Total input pins required:                       4
Total fast input logic cells required:           0
Total output pins required:                      8
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      8
Total flipflops required:                        8
Total product terms required:                    8
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                             d:\vhdl_ex\dev164.rpt
dev164

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  a
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  b
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clock
   1      -   -       INPUT  G            0      0   0    0    0    0    0  nclr


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                             d:\vhdl_ex\dev164.rpt
dev164

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B         FF   +  t        0      0   0    2    0    1    0  q0
  37     21    B         FF   +  t        0      0   0    0    1    1    0  q1
  40     18    B         FF   +  t        0      0   0    0    1    1    0  q2
  41     17    B         FF   +  t        0      0   0    0    1    1    0  q3
  36     22    B         FF   +  t        0      0   0    0    1    1    0  q4
  33     24    B         FF   +  t        0      0   0    0    1    1    0  q5
  39     19    B         FF   +  t        0      0   0    0    1    1    0  q6
  31     26    B         FF   +  t        0      0   0    0    1    0    0  q7


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             d:\vhdl_ex\dev164.rpt
dev164

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                         Logic cells placed in LAB 'B'
        +--------------- LC23 q0
        | +------------- LC21 q1
        | | +----------- LC18 q2
        | | | +--------- LC17 q3
        | | | | +------- LC22 q4
        | | | | | +----- LC24 q5
        | | | | | | +--- LC19 q6
        | | | | | | | +- LC26 q7
        | | | | | | | | 
        | | | | | | | |   Other LABs fed by signals
        | | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | | A B |     Logic cells that feed LAB 'B':
LC23 -> - * - - - - - - | - * | <-- q0
LC21 -> - - * - - - - - | - * | <-- q1
LC18 -> - - - * - - - - | - * | <-- q2
LC17 -> - - - - * - - - | - * | <-- q3
LC22 -> - - - - - * - - | - * | <-- q4
LC24 -> - - - - - - * - | - * | <-- q5
LC19 -> - - - - - - - * | - * | <-- q6

Pin
4    -> * - - - - - - - | - * | <-- a
5    -> * - - - - - - - | - * | <-- b
43   -> - - - - - - - - | - - | <-- clock
1    -> - - - - - - - - | - - | <-- nclr


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                             d:\vhdl_ex\dev164.rpt
dev164

** EQUATIONS **

a        : INPUT;
b        : INPUT;
clock    : INPUT;
nclr     : INPUT;

-- Node name is 'q0' = ':5' 
-- Equation name is 'q0', type is output 
 q0      = DFFE( _EQ001 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);
  _EQ001 =  a &  b;

-- Node name is 'q1' = ':7' 
-- Equation name is 'q1', type is output 
 q1      = DFFE( q0 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);

-- Node name is 'q2' = ':9' 
-- Equation name is 'q2', type is output 
 q2      = DFFE( q1 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);

-- Node name is 'q3' = ':11' 
-- Equation name is 'q3', type is output 
 q3      = DFFE( q2 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);

-- Node name is 'q4' = ':13' 
-- Equation name is 'q4', type is output 
 q4      = DFFE( q3 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);

-- Node name is 'q5' = ':15' 
-- Equation name is 'q5', type is output 
 q5      = DFFE( q4 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);

-- Node name is 'q6' = ':17' 
-- Equation name is 'q6', type is output 
 q6      = DFFE( q5 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);

-- Node name is 'q7' = ':19' 
-- Equation name is 'q7', type is output 
 q7      = DFFE( q6 $  GND, GLOBAL( clock), GLOBAL( nclr),  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                      d:\vhdl_ex\dev164.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,763K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品一二三区| 国产欧美日韩在线| 亚洲综合色在线| 日韩午夜精品视频| 在线视频中文字幕一区二区| 国产一区啦啦啦在线观看| 欧美一级淫片007| 欧美色综合网站| 91啦中文在线观看| 白白色亚洲国产精品| 国产精品小仙女| 国产精品一区二区在线观看不卡| 在线视频一区二区三区| 99re8在线精品视频免费播放| 国产精品99久| 国产成人福利片| 久久久一区二区三区捆绑**| 粉嫩aⅴ一区二区三区四区五区| 狠狠色丁香婷综合久久| 久久99国产精品成人| 麻豆91小视频| 国产一区二区视频在线播放| 日本中文字幕一区二区有限公司| 日韩精品亚洲一区| 日韩精品成人一区二区三区| 日韩精品一级二级| 青娱乐精品视频| 国产伦精品一区二区三区视频青涩| 天天综合色天天综合色h| 日本欧洲一区二区| 国产综合色在线| 97se亚洲国产综合自在线不卡 | 国产在线精品一区二区夜色| 一区二区三区成人在线视频| 亚洲国产日韩在线一区模特 | 欧美一区二区视频在线观看2022 | 欧美日韩专区在线| 91免费在线播放| 欧美性大战久久久久久久 | 日本道精品一区二区三区| 一本大道久久a久久精品综合| 91麻豆蜜桃一区二区三区| 在线观看欧美黄色| 日韩午夜在线播放| 国产精品毛片久久久久久| 亚洲男帅同性gay1069| 爽爽淫人综合网网站| 国产麻豆精品95视频| 99精品国产一区二区三区不卡| 欧美午夜精品免费| 久久人人超碰精品| 亚洲精品乱码久久久久| 蜜桃视频在线观看一区| 不卡一区中文字幕| 欧美一区二区精品| 国产视频一区在线播放| 午夜欧美视频在线观看| 国产成人精品免费一区二区| 在线观看一区不卡| 国产日韩欧美精品电影三级在线| 久久美女艺术照精彩视频福利播放| 亚洲男人的天堂网| 国产乱子轮精品视频| 欧洲在线/亚洲| 欧美不卡视频一区| 久久精品一区八戒影视| 水蜜桃久久夜色精品一区的特点| 欧美伊人精品成人久久综合97| 国产精品视频一区二区三区不卡| 黄页网站大全一区二区| 日韩精品中文字幕一区| 麻豆精品蜜桃视频网站| 欧美日本一道本| 亚洲成人在线网站| 欧美高清你懂得| 日韩在线一区二区三区| 欧美高清性hdvideosex| 蜜臀av性久久久久蜜臀aⅴ| 欧美一级午夜免费电影| 男女男精品视频| 一区二区欧美国产| 欧美日韩一区高清| 天堂久久一区二区三区| 欧美一级久久久久久久大片| 日本aⅴ亚洲精品中文乱码| 日韩在线卡一卡二| 精品免费99久久| 国产精品自在欧美一区| 欧美国产欧美亚州国产日韩mv天天看完整 | 亚洲免费av高清| 欧美视频完全免费看| 视频一区中文字幕| 欧美v亚洲v综合ⅴ国产v| 久99久精品视频免费观看| 国产欧美日韩在线看| 色综合咪咪久久| 丝袜美腿亚洲色图| 国产亚洲人成网站| 色婷婷综合视频在线观看| 亚洲国产成人精品视频| 欧美一级二级三级蜜桃| 国产综合色产在线精品| 亚洲欧洲av一区二区三区久久| 91精品国模一区二区三区| 欧美aaa在线| 国产精品久久午夜| 91成人免费电影| 狠狠狠色丁香婷婷综合激情| 91视频免费播放| 日韩精品一级二级| 国产精品家庭影院| 在线播放日韩导航| 99久久免费视频.com| 日韩福利电影在线观看| 国产精品女同一区二区三区| 欧美日韩黄色一区二区| 国产成人午夜高潮毛片| 亚洲国产日韩一级| 国产精品久久久久aaaa| 欧美一级黄色大片| 色综合久久久久久久久| 国产露脸91国语对白| 肉色丝袜一区二区| av午夜精品一区二区三区| 日韩电影一区二区三区四区| 国产精品久久久久国产精品日日| 欧美一区二区视频在线观看2020 | 极品瑜伽女神91| 亚洲制服丝袜在线| 久久精品亚洲精品国产欧美kt∨ | 国产最新精品免费| 亚洲国产一二三| zzijzzij亚洲日本少妇熟睡| 日韩国产成人精品| 日韩一区在线免费观看| 久久久久国产精品厨房| 日韩欧美一级在线播放| 在线日韩国产精品| 色婷婷综合视频在线观看| av不卡免费在线观看| 国产精品亚洲专一区二区三区| 日韩中文欧美在线| 奇米影视一区二区三区小说| 亚洲综合在线电影| 亚洲黄色免费网站| 亚洲一区二区在线视频| 亚洲精品免费视频| 亚洲色图都市小说| 国产精品毛片高清在线完整版| 欧美激情综合五月色丁香| 欧美一区二区三区四区视频| 欧美精品一二三| 欧美一级日韩一级| 欧美精品一区二区三区四区| 日韩欧美一区在线| 欧美电影免费观看高清完整版在 | 激情六月婷婷久久| 黄色日韩网站视频| 国产a视频精品免费观看| 成熟亚洲日本毛茸茸凸凹| 高潮精品一区videoshd| av一区二区三区四区| 在线精品视频免费播放| 欧美日韩一本到| 日韩欧美在线1卡| 国产亚洲一区二区三区四区 | 亚洲欧美综合在线精品| www.色综合.com| 欧美视频一区二区三区在线观看 | 日日夜夜精品免费视频| 日本视频在线一区| 国产精品91一区二区| 99久久99久久精品免费观看| 色香蕉成人二区免费| 欧美一区二区精美| 国产清纯在线一区二区www| 日韩毛片视频在线看| 香蕉av福利精品导航| 精品一区二区三区视频| 国产精品欧美一级免费| 亚洲高清视频在线| 国产麻豆精品久久一二三| 91免费国产在线观看| 欧美高清视频一二三区| 久久久久久久网| 亚洲人成网站影音先锋播放| 日韩激情一二三区| 国产美女视频一区| 92国产精品观看| 欧美一级搡bbbb搡bbbb| 亚洲欧美日韩国产另类专区| 免费人成网站在线观看欧美高清| 国产精品69毛片高清亚洲| 欧美三区免费完整视频在线观看| 久久久久久99精品| 亚洲国产一区二区a毛片| 福利一区福利二区| 热久久国产精品| 91丨porny丨国产入口| 欧美成人video|