亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? inv_comp.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                      c:\gvhdl\inv_comp.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/11/2003 14:51:15

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


INV_COMP


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

inv_comp  EPM7032SLC44-5   1        1        0      1       0           3  %

User Pins:                 1        1        0  



Device-Specific Information:                             c:\gvhdl\inv_comp.rpt
inv_comp

***** Logic for device 'inv_comp' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  R                          R  
              E  E                          E  
              S  S                          S  
              E  E                          E  
              R  R                          R  
              V  V     V  G  G  G  G  G     V  
              E  E     C  N  N  N  N  N     E  
              D  D  a  C  D  D  D  D  D  c  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                             c:\gvhdl\inv_comp.rpt
inv_comp

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/16( 18%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     1/16(  6%)   3/16( 18%)   0/16(  0%)   1/36(  2%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                             6/32     ( 18%)
Total logic cells used:                          1/32     (  3%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    1/32     (  3%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  1.00
Total fan-in:                                     1

Total input pins required:                       1
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      1
Total flipflops required:                        0
Total product terms required:                    1
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                             c:\gvhdl\inv_comp.rpt
inv_comp

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  a


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             c:\gvhdl\inv_comp.rpt
inv_comp

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    1    0    0    0  c


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             c:\gvhdl\inv_comp.rpt
inv_comp

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

           Logic cells placed in LAB 'B'
        +- LC17 c
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'B'
LC      | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * | - * | <-- a


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                             c:\gvhdl\inv_comp.rpt
inv_comp

** EQUATIONS **

a        : INPUT;

-- Node name is 'c' 
-- Equation name is 'c', location is LC017, type is output.
 c       = LCELL(!a $  GND);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                      c:\gvhdl\inv_comp.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,766K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲日本护士毛茸茸| 日韩一区二区三区av| 国产精品日产欧美久久久久| 国产精品一区二区在线播放| 国产精品国产自产拍高清av王其 | 国产精品一区二区三区四区| 久久精品男人天堂av| 粉嫩aⅴ一区二区三区四区五区| 国产欧美一区二区三区在线老狼| 成人精品一区二区三区中文字幕| 亚洲精品中文字幕乱码三区| 日本中文字幕一区| 国产成人丝袜美腿| 日韩一区二区三区观看| 在线精品视频小说1| 国产日韩精品一区二区浪潮av| 国产精品美女久久久久高潮| 欧美中文字幕久久| 国产成人综合自拍| 国产精品美女久久久久久久| 日av在线不卡| 国产免费久久精品| 色老头久久综合| 日产国产高清一区二区三区| 91精选在线观看| 日本韩国一区二区三区| 亚洲欧洲制服丝袜| 成人av网址在线| 午夜亚洲福利老司机| 国产成人免费视频网站 | 国产91在线|亚洲| 一区二区国产盗摄色噜噜| 欧美一区二区在线不卡| av一二三不卡影片| 韩国理伦片一区二区三区在线播放| 中文字幕亚洲一区二区av在线 | 欧美日本韩国一区二区三区视频 | 久久久亚洲精品一区二区三区| 国产99久久久国产精品潘金| 性欧美大战久久久久久久久| 国产视频911| 日韩亚洲欧美中文三级| 色狠狠一区二区| 久久av老司机精品网站导航| 亚洲欧美另类图片小说| 久久精品免视看| 91麻豆精品国产91久久久更新时间| 99久久99久久综合| 国产精品一区在线观看你懂的| 亚洲国产精品综合小说图片区| 国产欧美精品一区二区色综合| 91精品国产91综合久久蜜臀| 欧美亚州韩日在线看免费版国语版 | 色一情一乱一乱一91av| 国产精品一级二级三级| 麻豆精品久久精品色综合| 夜色激情一区二区| 亚洲图片另类小说| 国产精品久久久久久久久动漫| 精品国内二区三区| 欧美一区三区四区| 欧美色视频一区| 在线免费不卡电影| 色诱视频网站一区| caoporm超碰国产精品| 高清不卡一区二区在线| 国产成人在线视频网站| 国产一区二区三区黄视频 | 高清视频一区二区| 国产精品一区二区果冻传媒| 久久99日本精品| 九九久久精品视频| 久久不见久久见中文字幕免费| 天堂午夜影视日韩欧美一区二区| 亚洲国产精品久久人人爱蜜臀 | 91视频一区二区三区| 成人av资源在线| 99视频在线精品| av亚洲精华国产精华| 91视频免费观看| 99麻豆久久久国产精品免费 | 成人免费看的视频| 国产成人精品1024| 97se亚洲国产综合自在线不卡| 成人av资源在线| 日本丶国产丶欧美色综合| 欧洲另类一二三四区| 欧美精品在线观看播放| 日韩一区二区在线看| 日韩精品一区二区三区中文精品| 精品乱人伦一区二区三区| 国产色爱av资源综合区| 国产精品精品国产色婷婷| 一区二区三区国产精品| 亚洲高清免费观看高清完整版在线观看 | 日韩和的一区二区| 喷水一区二区三区| 国产激情视频一区二区三区欧美| 高清免费成人av| 欧美三级日韩三级| 日韩欧美电影在线| 国产精品天干天干在线综合| 亚洲精品菠萝久久久久久久| 日本一不卡视频| 国产成人精品综合在线观看| 在线视频亚洲一区| 日韩精品一区二区三区视频播放 | 亚洲乱码一区二区三区在线观看| 夜夜嗨av一区二区三区中文字幕| 免费在线一区观看| kk眼镜猥琐国模调教系列一区二区| 欧美日韩一区成人| 久久精品无码一区二区三区| 一区二区三区在线视频播放| 麻豆精品视频在线观看| 色综合视频一区二区三区高清| 欧美日韩一级大片网址| 久久久蜜桃精品| 亚洲最大成人综合| 国产一区在线看| 欧美色网一区二区| 久久精品亚洲麻豆av一区二区| 亚洲成av人片一区二区| 成人夜色视频网站在线观看| 6080亚洲精品一区二区| 国产精品嫩草影院com| 日韩成人免费看| 91浏览器在线视频| 久久久久国产精品厨房| 日韩精品久久理论片| 91麻豆精品在线观看| 久久免费美女视频| 日韩电影在线免费| 一本高清dvd不卡在线观看| 精品国产1区二区| 五月激情综合网| 91视频在线观看| 欧美国产日韩精品免费观看| 久久精品国产亚洲a| 欧美综合视频在线观看| 国产精品久久久久永久免费观看| 秋霞国产午夜精品免费视频| 在线观看视频一区| 国产精品国产精品国产专区不片| 激情综合五月婷婷| 这里只有精品免费| 亚洲国产日韩av| 在线观看日韩高清av| 国产精品久久久久久久久免费相片| 国产精品中文有码| 2020日本不卡一区二区视频| 奇米一区二区三区| 这里只有精品视频在线观看| 亚洲va欧美va人人爽午夜| 色老头久久综合| 一区二区三区在线影院| av动漫一区二区| 成人免费在线视频| av亚洲产国偷v产偷v自拍| 国产精品久久久久久久久久免费看 | 精品一区二区国语对白| 日韩欧美视频一区| 玖玖九九国产精品| 日韩一区二区三区在线观看| 日本在线播放一区二区三区| 欧美一卡二卡三卡| 蜜臀精品一区二区三区在线观看 | 精品国产伦理网| 精品中文字幕一区二区小辣椒| 欧美成人精品二区三区99精品| 日本不卡高清视频| 日韩欧美精品三级| 国产精品一区二区91| 中文字幕av免费专区久久| 99久久婷婷国产综合精品| 成人欧美一区二区三区在线播放| 一本色道亚洲精品aⅴ| 亚洲一区欧美一区| 欧美日韩在线三级| 天堂在线一区二区| 欧美成人精品3d动漫h| 国产成人免费在线观看| 亚洲日本va午夜在线电影| 欧美视频在线观看一区二区| 日韩不卡一区二区| 精品国产乱子伦一区| 成人黄色大片在线观看| 亚洲色图视频网| 欧美一区二区在线不卡| 国产精品资源在线| 亚洲黄色片在线观看| 欧美高清一级片在线| 激情五月播播久久久精品| 中文字幕高清一区| 欧美日韩一级视频| 国产福利91精品一区二区三区| 亚洲天堂成人在线观看| 这里是久久伊人| av一区二区三区四区| 视频一区视频二区中文字幕|