亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ex10.rpt

?? vhdl基本門電路
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                        d:\vhdl_ex\ex10.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/15/2003 19:36:04

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


EX10


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ex10      EPM7032SLC44-5   1        18       0      24      2           75 %

User Pins:                 1        18       0  



Project Information                                        d:\vhdl_ex\ex10.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Project Information                                        d:\vhdl_ex\ex10.rpt

** FILE HIERARCHY **



|lpm_add_sub:194|
|lpm_add_sub:194|addcore:adder|
|lpm_add_sub:194|addcore:adder|addcore:adder0|
|lpm_add_sub:194|altshift:result_ext_latency_ffs|
|lpm_add_sub:194|altshift:carry_ext_latency_ffs|
|lpm_add_sub:194|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:279|
|lpm_add_sub:279|addcore:adder|
|lpm_add_sub:279|addcore:adder|addcore:adder0|
|lpm_add_sub:279|altshift:result_ext_latency_ffs|
|lpm_add_sub:279|altshift:carry_ext_latency_ffs|
|lpm_add_sub:279|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:406|
|lpm_add_sub:406|addcore:adder|
|lpm_add_sub:406|addcore:adder|addcore:adder0|
|lpm_add_sub:406|altshift:result_ext_latency_ffs|
|lpm_add_sub:406|altshift:carry_ext_latency_ffs|
|lpm_add_sub:406|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                               d:\vhdl_ex\ex10.rpt
ex10

***** Logic for device 'ex10' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
                                               
                                               
                       V  G  G  G  C  G        
              S  S  S  C  N  N  N  L  N  M  H  
              0  3  2  C  D  D  D  K  D  0  5  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | H0 
      S4 |  8                                38 | #TDO 
      S5 |  9                                37 | H4 
     GND | 10                                36 | M1 
      S1 | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | H3 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | H2 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  H  M  M  M  M  
              E  E  E  E  N  C  1  3  2  4  5  
              S  S  S  S  D  C                 
              E  E  E  E                       
              R  R  R  R                       
              V  V  V  V                       
              E  E  E  E                       
              D  D  D  D                       


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                               d:\vhdl_ex\ex10.rpt
ex10

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     8/16( 50%)   8/16( 50%)   0/16(  0%)  10/36( 27%) 
B:    LC17 - LC32    16/16(100%)  14/16( 87%)   2/16( 12%)  20/36( 55%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            22/32     ( 68%)
Total logic cells used:                         24/32     ( 75%)
Total shareable expanders used:                  2/32     (  6%)
Total Turbo logic cells used:                   24/32     ( 75%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  10.12
Total fan-in:                                   243

Total input pins required:                       1
Total fast input logic cells required:           0
Total output pins required:                     18
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     24
Total flipflops required:                       18
Total product terms required:                   49
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           2

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               d:\vhdl_ex\ex10.rpt
ex10

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               d:\vhdl_ex\ex10.rpt
ex10

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  39     19    B         FF   +  t        0      0   0    0   12    5    1  H0 (:37)
  24     32    B         FF   +  t        0      0   0    0   13    4    1  H1 (:36)
  29     27    B         FF   +  t        0      0   0    0   18    4    1  H2 (:35)
  31     26    B         FF   +  t        0      0   0    0   18    4    1  H3 (:34)
  37     21    B         FF   +  t        1      0   0    0   18    4    1  H4 (:33)
  40     18    B         FF   +  t        1      0   0    0   19    4    1  H5 (:32)
  41     17    B         FF   +  t        0      0   0    0    6   11    1  M0 (:31)
  36     22    B         FF   +  t        0      0   0    0    7   10    1  M1 (:30)
  26     30    B         FF   +  t        0      0   0    0   12   10    1  M2 (:29)
  25     31    B         FF   +  t        0      0   0    0   12   10    1  M3 (:28)
  27     29    B         FF   +  t        0      0   0    0   12   10    1  M4 (:27)
  28     28    B         FF   +  t        0      0   0    0   13   10    1  M5 (:26)
   6      3    A         FF   +  t        0      0   0    0    0   17    4  S0 (:25)
  11      7    A         FF   +  t        0      0   0    0    1   16    4  S1 (:24)
   4      1    A         FF   +  t        0      0   0    0    7   16    4  S2 (:23)
   5      2    A         FF   +  t        0      0   0    0    7   16    3  S3 (:22)
   8      5    A         FF   +  t        0      0   0    0    7   16    2  S4 (:21)
   9      6    A         FF   +  t        0      0   0    0    7   16    1  S5 (:20)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\ex10.rpt
ex10

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (32)    25    B       SOFT      t        0      0   0    0    6    1    0  |LPM_ADD_SUB:194|addcore:adder|addcore:adder0|result_node5
 (38)    20    B       SOFT      t        0      0   0    0    6    1    0  |LPM_ADD_SUB:279|addcore:adder|addcore:adder0|result_node5
  (7)     4    A       SOFT      t        0      0   0    0    3    1    0  |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node2
 (12)     8    A       SOFT      t        0      0   0    0    4    1    0  |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node3
 (34)    23    B       SOFT      t        0      0   0    0    5    1    0  |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node4
 (33)    24    B       SOFT      t        0      0   0    0    6    1    0  |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node5


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\ex10.rpt
ex10

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                         Logic cells placed in LAB 'A'
        +--------------- LC4 |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node2
        | +------------- LC8 |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node3
        | | +----------- LC3 S0
        | | | +--------- LC7 S1
        | | | | +------- LC1 S2
        | | | | | +----- LC2 S3
        | | | | | | +--- LC5 S4
        | | | | | | | +- LC6 S5
        | | | | | | | | 
        | | | | | | | |   Other LABs fed by signals
        | | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | | A B |     Logic cells that feed LAB 'A':
LC4  -> - - - - * - - - | * - | <-- |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node2
LC8  -> - - - - - * - - | * - | <-- |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node3
LC3  -> * * * * * * * * | * * | <-- S0
LC7  -> * * - * * * * * | * * | <-- S1
LC1  -> * * - - * * * * | * * | <-- S2
LC2  -> - * - - * * * * | * * | <-- S3
LC5  -> - - - - * * * * | * * | <-- S4
LC6  -> - - - - * * * * | * * | <-- S5

Pin
43   -> - - - - - - - - | - - | <-- CLK
LC23 -> - - - - - - * - | * - | <-- |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node4
LC24 -> - - - - - - - * | * - | <-- |LPM_ADD_SUB:406|addcore:adder|addcore:adder0|result_node5


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               d:\vhdl_ex\ex10.rpt
ex10

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美精品自拍偷拍动漫精品| 99国产精品久| 日产精品久久久久久久性色| 亚洲女爱视频在线| 欧美激情综合五月色丁香| 欧美国产成人精品| 国产精品视频免费看| 国产精品久线观看视频| 日韩久久一区二区| 亚洲精品视频在线| 亚洲一区二区三区四区的| 亚洲国产日日夜夜| 热久久久久久久| 精品一区二区久久| 国产91精品一区二区麻豆亚洲| 国产91在线观看丝袜| 91影视在线播放| 欧美亚洲动漫制服丝袜| 69堂国产成人免费视频| 久久久久久久免费视频了| 91麻豆精品国产自产在线观看一区| 欧美精品成人一区二区三区四区| 欧美一区二区三区免费| 久久久久久久久蜜桃| 中文一区二区在线观看| 亚洲一区二区三区四区在线观看 | 国产成人日日夜夜| 白白色 亚洲乱淫| 在线观看欧美日本| 欧美成人vps| 亚洲视频你懂的| 视频在线观看91| 国产成人在线视频播放| 色94色欧美sute亚洲线路二| 日韩一级二级三级精品视频| 国产精品国产馆在线真实露脸| 伊人开心综合网| 狠狠久久亚洲欧美| 91精彩视频在线观看| 精品久久人人做人人爽| 亚洲精品欧美专区| 久久99精品国产.久久久久| av在线不卡免费看| 日韩久久精品一区| 亚洲六月丁香色婷婷综合久久| 老司机免费视频一区二区| 91麻豆123| 国产日韩欧美一区二区三区乱码 | 在线成人午夜影院| 亚洲国产精品国自产拍av| 亚洲电影一级黄| 99精品欧美一区二区蜜桃免费| 日韩三级视频在线观看| 亚洲高清免费观看高清完整版在线观看 | 国产一区美女在线| 欧美情侣在线播放| 亚洲视频一区二区在线| 国产美女在线观看一区| 欧美三级中文字| 国产精品电影一区二区| 国产精品一区二区视频| 91精品国产色综合久久不卡电影| 亚洲乱码日产精品bd| 夫妻av一区二区| 欧美精品一区在线观看| 亚洲国产精品久久人人爱蜜臀 | 8x福利精品第一导航| 亚洲欧美另类久久久精品| 国产宾馆实践打屁股91| 久久久不卡影院| 麻豆91在线播放免费| 欧美一区二视频| 亚洲成a人v欧美综合天堂下载| 91极品视觉盛宴| 一区二区三区精品视频| 色综合中文字幕国产 | 午夜电影久久久| 在线看一区二区| 一区二区成人在线| 欧美日韩综合在线| 偷偷要91色婷婷| 7777精品伊人久久久大香线蕉的| 亚洲国产精品久久久久秋霞影院 | 国产剧情一区二区三区| 久久婷婷色综合| 高清shemale亚洲人妖| 中文字幕精品在线不卡| 9i在线看片成人免费| 伊人开心综合网| 欧美精品视频www在线观看| 日本欧美在线观看| wwwwxxxxx欧美| voyeur盗摄精品| 亚洲成人午夜电影| 日韩欧美中文字幕制服| 国产一区二区三区电影在线观看| 日本一区二区三区视频视频| 91香蕉视频mp4| 欧美videos中文字幕| 亚洲图片欧美视频| 青青草97国产精品免费观看 | 国产精品中文有码| 99视频精品在线| 一区二区不卡在线视频 午夜欧美不卡在| 美女mm1313爽爽久久久蜜臀| 亚洲国产一区在线观看| 亚洲欧美国产高清| 1000部国产精品成人观看| 国产三级精品视频| 2020国产精品自拍| 极品尤物av久久免费看| 五月天激情综合网| 亚洲国产精品一区二区久久| 国产精品你懂的在线欣赏| 日韩欧美国产1| 欧美一区二区精品| 欧美日韩三级在线| www.在线成人| 国产高清精品在线| 精品无人码麻豆乱码1区2区 | 午夜精品国产更新| 亚洲成精国产精品女| 亚洲一二三四久久| 亚洲国产精品嫩草影院| 日韩精品色哟哟| 秋霞影院一区二区| 久久99精品久久久久婷婷| 热久久国产精品| 麻豆精品一区二区三区| 亚欧色一区w666天堂| 蜜臀久久久99精品久久久久久| 精品无人码麻豆乱码1区2区 | 日韩欧美一区二区久久婷婷| 精品国产制服丝袜高跟| 国产情人综合久久777777| 国产精品久久久久久久第一福利 | 欧美日韩亚洲综合在线 | 欧美一区二区不卡视频| 欧美成人伊人久久综合网| 欧美激情综合五月色丁香小说| 国产精品久久久久久久久免费丝袜| 亚洲男人都懂的| 日韩av不卡在线观看| 国产91精品在线观看| 欧美日韩亚州综合| 日韩精品一区二区三区在线观看 | eeuss鲁一区二区三区| 色8久久精品久久久久久蜜| 欧美一区二区私人影院日本| 国产视频一区二区在线观看| 亚洲精品国产精华液| 久久电影网站中文字幕| 91视频.com| 日韩视频一区二区三区| 成人免费一区二区三区视频 | 精品人在线二区三区| 亚洲婷婷国产精品电影人久久| 日韩精品亚洲专区| 99免费精品在线观看| 欧美一区二区三区视频在线| 国产女人水真多18毛片18精品视频 | 97久久精品人人做人人爽| 91精品国产色综合久久不卡蜜臀| 亚洲欧洲av在线| 麻豆久久久久久久| 精品视频999| 亚洲欧洲在线观看av| 久久99国产精品麻豆| 在线国产电影不卡| 国产精品午夜免费| 裸体在线国模精品偷拍| 欧美午夜影院一区| 国产亚洲婷婷免费| 亚洲国产欧美一区二区三区丁香婷| 首页亚洲欧美制服丝腿| 国产成人午夜精品5599| 欧美日韩日本视频| 亚洲国产岛国毛片在线| 精品一区二区在线看| av一区二区三区黑人| 欧美成人女星排行榜| 日韩久久一区二区| 国产精品一区二区久久不卡| 欧美日韩二区三区| 亚洲精品一二三区| 国产精品资源站在线| 日韩欧美成人激情| 日韩av一二三| 制服丝袜av成人在线看| 538prom精品视频线放| 亚洲欧洲日韩女同| www.综合网.com| 国产精品网站导航| 岛国一区二区三区| 国产欧美日韩精品一区| 国模大尺度一区二区三区| 精品久久久久久久久久久久包黑料 | 欧美男人的天堂一二区| 亚洲成人你懂的| 欧美天堂亚洲电影院在线播放|