亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ex20.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                        d:\vhdl_ex\ex20.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/14/2003 20:20:17

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ex20      EPM7032LC44-6    9        4        0      4       0           12 %

User Pins:                 9        4        0  



Project Information                                        d:\vhdl_ex\ex20.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock
INFO: Signal 'CLRN' chosen for auto global Clear


Project Information                                        d:\vhdl_ex\ex20.rpt

** FILE HIERARCHY **



|74161:1|
|74161:1|p74161:sub|


Device-Specific Information:                               d:\vhdl_ex\ex20.rpt
ex20

***** Logic for device 'ex20' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                               
                                               
                                               
                                               
                             C                 
              E  E  L  V  G  L  G  C  G        
              N  N  D  C  N  R  N  L  N  Q  Q  
              P  T  N  C  D  N  D  K  D  3  2  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      D3 |  7                                39 | Q1 
      D2 |  8                                38 | Q0 
      D1 |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
      D0 | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                               d:\vhdl_ex\ex20.rpt
ex20

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   7/16( 43%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)   4/16( 25%)   0/16(  0%)  11/36( 30%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                            11/32     ( 34%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  8.50
Total fan-in:                                    34

Total input pins required:                       9
Total output pins required:                      4
Total bidirectional pins required:               0
Total logic cells required:                      4
Total flipflops required:                        4
Total product terms required:                   12
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                               d:\vhdl_ex\ex20.rpt
ex20

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
   1      -   -       INPUT  G            0      0   0    0    0    0    0  CLRN
  11    (7)  (A)      INPUT               0      0   0    0    0    1    0  D0
   9    (6)  (A)      INPUT               0      0   0    0    0    1    0  D1
   8    (5)  (A)      INPUT               0      0   0    0    0    1    0  D2
   7    (4)  (A)      INPUT               0      0   0    0    0    1    0  D3
   6    (3)  (A)      INPUT               0      0   0    0    0    4    0  ENP
   5    (2)  (A)      INPUT               0      0   0    0    0    4    0  ENT
   4    (1)  (A)      INPUT               0      0   0    0    0    4    0  LDN


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                               d:\vhdl_ex\ex20.rpt
ex20

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  38     20    B         FF   +  t        0      0   0    4    1    4    0  Q0 (|74161:1|p74161:sub|:9)
  39     19    B         FF   +  t        0      0   0    4    2    3    0  Q1 (|74161:1|p74161:sub|:8)
  40     18    B         FF   +  t        0      0   0    4    3    2    0  Q2 (|74161:1|p74161:sub|:7)
  41     17    B         FF   +  t        0      0   0    4    4    1    0  Q3 (|74161:1|p74161:sub|:6)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\vhdl_ex\ex20.rpt
ex20

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC20 Q0
        | +----- LC19 Q1
        | | +--- LC18 Q2
        | | | +- LC17 Q3
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':
LC20 -> * * * * | - * | <-- Q0
LC19 -> - * * * | - * | <-- Q1
LC18 -> - - * * | - * | <-- Q2
LC17 -> - - - * | - * | <-- Q3

Pin
43   -> - - - - | - - | <-- CLK
1    -> - - - - | - - | <-- CLRN
11   -> * - - - | - * | <-- D0
9    -> - * - - | - * | <-- D1
8    -> - - * - | - * | <-- D2
7    -> - - - * | - * | <-- D3
6    -> * * * * | - * | <-- ENP
5    -> * * * * | - * | <-- ENT
4    -> * * * * | - * | <-- LDN


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               d:\vhdl_ex\ex20.rpt
ex20

** EQUATIONS **

CLK      : INPUT;
CLRN     : INPUT;
D0       : INPUT;
D1       : INPUT;
D2       : INPUT;
D3       : INPUT;
ENP      : INPUT;
ENT      : INPUT;
LDN      : INPUT;

-- Node name is 'Q0' = '|74161:1|p74161:sub|QA' 
-- Equation name is 'Q0', type is output 
 Q0      = TFFE( _EQ001, GLOBAL( CLK), GLOBAL( CLRN),  VCC,  VCC);
  _EQ001 =  ENP &  ENT &  LDN
         #  D0 & !LDN & !Q0
         # !D0 & !LDN &  Q0;

-- Node name is 'Q1' = '|74161:1|p74161:sub|QB' 
-- Equation name is 'Q1', type is output 
 Q1      = TFFE( _EQ002, GLOBAL( CLK), GLOBAL( CLRN),  VCC,  VCC);
  _EQ002 =  ENP &  ENT &  LDN &  Q0
         #  D1 & !LDN & !Q1
         # !D1 & !LDN &  Q1;

-- Node name is 'Q2' = '|74161:1|p74161:sub|QC' 
-- Equation name is 'Q2', type is output 
 Q2      = TFFE( _EQ003, GLOBAL( CLK), GLOBAL( CLRN),  VCC,  VCC);
  _EQ003 =  ENP &  ENT &  LDN &  Q0 &  Q1
         #  D2 & !LDN & !Q2
         # !D2 & !LDN &  Q2;

-- Node name is 'Q3' = '|74161:1|p74161:sub|QD' 
-- Equation name is 'Q3', type is output 
 Q3      = TFFE( _EQ004, GLOBAL( CLK), GLOBAL( CLRN),  VCC,  VCC);
  _EQ004 =  ENP &  ENT &  LDN &  Q0 &  Q1 &  Q2
         #  D3 & !LDN & !Q3
         # !D3 & !LDN &  Q3;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        d:\vhdl_ex\ex20.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 27,849K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日本一区二区| 欧美电影一区二区| 成人久久视频在线观看| 成人深夜视频在线观看| 99热精品一区二区| 在线观看日韩电影| xnxx国产精品| 亚洲欧美在线视频观看| 亚洲一区二区欧美日韩| 免费黄网站欧美| 国内精品免费**视频| 99国产欧美另类久久久精品| 欧美精品欧美精品系列| 欧美精品一区二区三区蜜桃| 综合亚洲深深色噜噜狠狠网站| 午夜欧美在线一二页| 国v精品久久久网| 在线观看亚洲专区| 久久久久久久久99精品| 亚洲h精品动漫在线观看| 国产综合成人久久大片91| 欧美日韩国产一级二级| 国产清纯美女被跳蛋高潮一区二区久久w | 日韩欧美黄色影院| 国产精品美女久久久久高潮| 亚洲超碰97人人做人人爱| 国产综合一区二区| 国产精品视频观看| 精品一二三四区| 在线不卡的av| 免费观看30秒视频久久| 欧美日韩午夜在线视频| 欧美一区二区三区在线视频| 亚洲bt欧美bt精品| 欧美三日本三级三级在线播放| 国产精品久久久久久久久图文区| 久久99精品国产.久久久久久| 精品视频999| 夜夜揉揉日日人人青青一国产精品| 欧美精三区欧美精三区| 亚洲一区在线免费观看| 欧美中文一区二区三区| 国产一区二区三区黄视频| 日韩一级成人av| 国产成人精品亚洲777人妖 | 亚洲精品国产高清久久伦理二区| 色又黄又爽网站www久久| 亚洲狼人国产精品| 欧美日韩精品免费| 韩国av一区二区三区| 亚洲欧美一区二区在线观看| 日本丶国产丶欧美色综合| 亚洲大型综合色站| 日韩欧美资源站| 成人av电影免费观看| 午夜不卡av免费| 亚洲精品在线免费观看视频| aa级大片欧美| 欧美aⅴ一区二区三区视频| 久久久精品2019中文字幕之3| av影院午夜一区| 婷婷综合在线观看| 日韩女优av电影| 欧洲视频一区二区| 国产精品一区二区三区乱码| 自拍偷拍亚洲综合| 久久精品在这里| 91精品国产丝袜白色高跟鞋| 成人精品鲁一区一区二区| 日本美女一区二区| 亚洲欧美激情在线| 久久久精品国产99久久精品芒果| 欧美电影在哪看比较好| 欧美综合在线视频| 成人高清伦理免费影院在线观看| 日本人妖一区二区| 亚洲国产精品久久人人爱| 国产精品理论片| 久久亚洲一区二区三区明星换脸| 欧美日韩精品一区二区在线播放| 97久久超碰国产精品电影| 成人小视频在线观看| 国产精品18久久久久久久久久久久 | 欧美日本免费一区二区三区| 色哟哟精品一区| 欧美亚洲国产bt| 欧美最猛性xxxxx直播| 欧美日本乱大交xxxxx| 亚洲综合在线电影| 亚洲成人自拍一区| 亚洲444eee在线观看| 日韩高清在线不卡| 国产精品资源在线看| 成人高清在线视频| 欧美午夜精品一区| 91精品在线免费观看| 久久综合中文字幕| 中文字幕人成不卡一区| 亚洲国产cao| 福利视频网站一区二区三区| 6080午夜不卡| 久久亚洲欧美国产精品乐播| 欧美日韩一区二区三区高清| 国产ts人妖一区二区| 久久www免费人成看片高清| 不卡一二三区首页| 国产精品视频看| 成年人午夜久久久| 亚洲一区影音先锋| 欧美精品三级日韩久久| 亚洲r级在线视频| 日韩欧美高清dvd碟片| 亚洲国产精品精华液ab| 婷婷成人激情在线网| 国v精品久久久网| 欧美一区欧美二区| 亚洲精品中文字幕在线观看| 日韩精品一卡二卡三卡四卡无卡| 国产盗摄一区二区三区| 日韩一卡二卡三卡| 亚洲在线视频一区| 99re热这里只有精品视频| 日本一区二区综合亚洲| 另类人妖一区二区av| 91精品国产免费久久综合| 亚洲自拍都市欧美小说| 97精品国产露脸对白| 国产精品夫妻自拍| 成人激情动漫在线观看| 国产日韩精品视频一区| 国产一区激情在线| 国产欧美一区二区三区在线老狼 | 精彩视频一区二区| 欧美一区二区三区在线观看视频| 麻豆精品一区二区| 国产精品色哟哟| 日韩一级片网站| 国产91精品露脸国语对白| 国产无一区二区| 欧美日韩一区国产| 国内精品第一页| 中文字幕一区二区三区蜜月 | 久久久国产午夜精品| 91免费国产在线| 日韩中文字幕不卡| 国产日产欧美一区| 制服丝袜在线91| 成人开心网精品视频| 麻豆高清免费国产一区| 亚洲美女免费在线| 久久久久久久久97黄色工厂| 91麻豆精品国产91久久久资源速度 | 亚洲1区2区3区视频| 国产精品视频免费看| 久久美女高清视频| 欧美日韩精品久久久| 色婷婷av一区二区三区gif| 国产伦精品一区二区三区免费迷 | 偷拍与自拍一区| 69精品人人人人| 欧美日韩一级片网站| 欧美视频三区在线播放| 欧美在线免费观看视频| 欧美三级视频在线播放| 91精品国产综合久久久蜜臀粉嫩| 欧美日韩国产天堂| 日韩视频免费观看高清完整版| 日韩三级电影网址| 久久免费美女视频| 亚洲天天做日日做天天谢日日欢| 一区二区三区产品免费精品久久75| 亚洲三级久久久| 日韩制服丝袜先锋影音| 国产一区二区三区香蕉| 成人午夜视频福利| 99视频一区二区三区| 成人午夜电影久久影院| 99热精品一区二区| 日本高清免费不卡视频| 欧美自拍偷拍一区| 在线播放日韩导航| 日韩精品一区二区三区swag | 精品一区二区三区免费毛片爱| 美女在线观看视频一区二区| 国内精品嫩模私拍在线| 波多野结衣精品在线| 欧美日韩在线直播| 日韩欧美国产综合| 中文无字幕一区二区三区| 亚洲女与黑人做爰| 青青草精品视频| 成人av片在线观看| 欧美日韩国产影片| 国产精品免费免费| 蜜臀av性久久久久蜜臀aⅴ四虎 | 中文在线资源观看网站视频免费不卡| 亚洲嫩草精品久久| 国产精品自拍毛片| 91精品国产欧美日韩| 中文字幕日韩精品一区|