亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ex2.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                         d:\vhdl_ex\ex2.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 09/03/2003 12:28:27

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


EX2


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

ex2       EPM7032SLC44-5   1        1        0      1       0           3  %

User Pins:                 1        1        0  



Device-Specific Information:                                d:\vhdl_ex\ex2.rpt
ex2

***** Logic for device 'ex2' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  R                          R  
              E  E                          E  
              S  S                          S  
              E  E                          E  
              R  R                          R  
              V  V     V  G  G  G  G  G     V  
              E  E     C  N  N  N  N  N     E  
              D  D  a  C  D  D  D  D  D  e  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                d:\vhdl_ex\ex2.rpt
ex2

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/16( 18%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     1/16(  6%)   3/16( 18%)   0/16(  0%)   1/36(  2%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                             6/32     ( 18%)
Total logic cells used:                          1/32     (  3%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    1/32     (  3%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  1.00
Total fan-in:                                     1

Total input pins required:                       1
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      1
Total flipflops required:                        0
Total product terms required:                    1
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                d:\vhdl_ex\ex2.rpt
ex2

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  a


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\ex2.rpt
ex2

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    1    0    0    0  e


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\ex2.rpt
ex2

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

           Logic cells placed in LAB 'B'
        +- LC17 e
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'B'
LC      | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * | - * | <-- a


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                d:\vhdl_ex\ex2.rpt
ex2

** EQUATIONS **

a        : INPUT;

-- Node name is 'e' 
-- Equation name is 'e', location is LC017, type is output.
 e       = LCELL(!a $  GND);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                         d:\vhdl_ex\ex2.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,853K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
青青草原综合久久大伊人精品优势| 国产精品资源网| 日韩精品自拍偷拍| 成人午夜视频福利| 亚洲bt欧美bt精品777| 国产三级三级三级精品8ⅰ区| 色婷婷综合久久久中文一区二区 | 日韩主播视频在线| 国产日韩精品视频一区| 欧亚一区二区三区| 国产成人精品在线看| 日本成人在线不卡视频| 亚洲欧美日本韩国| 国产日产欧美一区二区视频| 6080yy午夜一二三区久久| 99精品偷自拍| 国产精品一区久久久久| 亚洲第一av色| 亚洲免费高清视频在线| 日本一区二区三区视频视频| 精品成人一区二区三区| 欧美日韩精品二区第二页| 色婷婷综合久久久久中文| 国产成人精品网址| 国产原创一区二区三区| 男人的天堂久久精品| 一区二区免费看| 亚洲视频 欧洲视频| 中文字幕不卡在线观看| 精品国产91亚洲一区二区三区婷婷| 欧美日韩国产综合草草| 日本高清不卡在线观看| 99国产精品国产精品久久| 成人精品电影在线观看| 国产乱码精品一区二区三区忘忧草| 免费视频一区二区| 日韩国产在线观看| 性感美女久久精品| 亚洲国产wwwccc36天堂| 亚洲摸摸操操av| 日韩美女精品在线| 亚洲欧美视频一区| 亚洲精品视频在线观看免费| 亚洲老妇xxxxxx| 亚洲色图视频免费播放| 一区二区三区国产精品| 亚洲女性喷水在线观看一区| 国产精品美女视频| 亚洲女同一区二区| 亚洲一区在线观看网站| 亚洲成人资源网| 视频一区二区中文字幕| 视频一区中文字幕国产| 日本不卡视频一二三区| 久久国内精品自在自线400部| 国产一区二区三区蝌蚪| 国产福利91精品| 波多野结衣中文一区| 欧洲另类一二三四区| 欧美日韩国产中文| 精品国产乱码久久久久久久| 欧美精品一区二区三区很污很色的| 久久夜色精品国产噜噜av | 欧美精品在线观看播放| 欧美精品vⅰdeose4hd| 日韩免费在线观看| 久久久久久麻豆| 国产精品免费看片| 亚洲一线二线三线视频| 蜜臀av亚洲一区中文字幕| 国产福利一区二区三区视频在线| 成人久久视频在线观看| 日本韩国欧美国产| 91精品国产综合久久久久| 久久青草国产手机看片福利盒子 | 亚洲精品大片www| 亚洲成人精品一区| 韩国一区二区视频| 波多野结衣中文字幕一区| 欧美日韩国产首页在线观看| 精品剧情在线观看| 中文字幕综合网| 麻豆精品在线看| 99久久精品国产观看| 欧美狂野另类xxxxoooo| 日本一区二区三区在线不卡| 亚洲国产精品久久人人爱蜜臀 | 欧美精品一区二区三区在线 | 精品久久久久久久一区二区蜜臀| 国产清纯在线一区二区www| 亚洲午夜久久久久久久久久久| 久久精品理论片| 色狠狠一区二区三区香蕉| 欧美va在线播放| 亚洲美女免费视频| 久久99国产精品久久| 91国产丝袜在线播放| 久久五月婷婷丁香社区| 亚洲国产成人91porn| 成人精品小蝌蚪| 日韩欧美电影在线| 亚洲精品乱码久久久久久黑人| 韩国精品在线观看| 欧美三级日韩三级| **性色生活片久久毛片| 久久成人羞羞网站| 欧美三级中文字| 亚洲视频在线观看一区| 国产精品一级二级三级| 欧美日韩一区不卡| 亚洲色图在线视频| 高清shemale亚洲人妖| 欧美一区二区成人6969| 亚洲制服丝袜一区| 色综合婷婷久久| 国产亚洲欧洲一区高清在线观看| 免费精品视频最新在线| 91福利国产精品| 中文字幕一区二区三区视频| 国产九色精品成人porny| 在线播放国产精品二区一二区四区 | 91视视频在线观看入口直接观看www| 日韩一级片网站| 亚洲国产精品一区二区久久| 91亚洲精华国产精华精华液| 欧美国产乱子伦| 黄色日韩三级电影| 欧美成人一区二区| 日本午夜精品一区二区三区电影| 欧洲另类一二三四区| 亚洲三级视频在线观看| 99精品国产91久久久久久| 国产欧美一区二区精品婷婷| 国产成人综合在线观看| 337p粉嫩大胆噜噜噜噜噜91av| 免费成人你懂的| 日韩欧美专区在线| 久久精品国产77777蜜臀| 欧美一区二区三区小说| 日韩制服丝袜先锋影音| 8x福利精品第一导航| 欧美aa在线视频| 2欧美一区二区三区在线观看视频| 美腿丝袜一区二区三区| 视频一区视频二区中文| 6080国产精品一区二区| 日韩精品福利网| 日韩一二三区不卡| 蜜桃精品视频在线| 久久久久青草大香线综合精品| 久久超碰97中文字幕| 日韩一区二区三免费高清| 国产精品素人视频| 日韩视频在线永久播放| 在线观看视频一区| 国产精品乱码久久久久久| 欧美日本精品一区二区三区| 久久婷婷色综合| 免费精品视频最新在线| 欧美三级电影在线看| 夜夜爽夜夜爽精品视频| 99国内精品久久| 中文字幕亚洲精品在线观看| 国产经典欧美精品| 久久久精品欧美丰满| 韩国av一区二区| 日韩亚洲欧美综合| 美女视频第一区二区三区免费观看网站 | 亚州成人在线电影| 欧美影视一区二区三区| 亚洲日本va午夜在线电影| www.欧美精品一二区| 国产精品久久久久久久久久久免费看 | 欧美影视一区二区三区| 亚洲高清视频在线| 欧美日韩另类国产亚洲欧美一级| 亚洲午夜电影在线观看| 欧美日韩在线播| 日日摸夜夜添夜夜添精品视频| 欧美久久久影院| 免费成人在线观看| 精品久久久久久综合日本欧美| 韩国三级在线一区| 久久久99精品免费观看不卡| 粉嫩高潮美女一区二区三区| 亚洲视频你懂的| 色中色一区二区| 亚洲一区二区三区中文字幕| 欧美日韩三级一区| 麻豆成人免费电影| 久久久久久电影| 不卡高清视频专区| 亚洲人成网站色在线观看| 欧美体内she精视频| 久久精品国产亚洲a| 国产亚洲精品bt天堂精选| 99天天综合性| 香蕉久久夜色精品国产使用方法| 精品欧美一区二区久久| yourporn久久国产精品|