亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? mux.rpt

?? vhdl基本門電路
?? RPT
字號(hào):
Project Information                                         d:\vhdl_ex\mux.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 10/29/2003 10:06:46

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


MUX


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

mux       EPM7032SLC44-5   18       4        0      4       0           12 %

User Pins:                 18       4        0  



Device-Specific Information:                                d:\vhdl_ex\mux.rpt
mux

***** Logic for device 'mux' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
                                               
                                               
                       V  G  G  G  G  G        
              d  d  d  C  N  N  N  N  N  c  c  
              2  1  0  C  D  D  D  D  D  1  0  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | x3 
      d3 |  8                                38 | #TDO 
      s0 |  9                                37 | b2 
     GND | 10                                36 | b3 
      s1 | 11                                35 | VCC 
      c3 | 12         EPM7032SLC44-5         34 | x1 
    #TMS | 13                                33 | x2 
      c2 | 14                                32 | #TCK 
     VCC | 15                                31 | x0 
      a1 | 16                                30 | GND 
      a2 | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              a  a  b  b  G  V  R  R  R  R  R  
              3  0  0  1  N  C  E  E  E  E  E  
                          D  C  S  S  S  S  S  
                                E  E  E  E  E  
                                R  R  R  R  R  
                                V  V  V  V  V  
                                E  E  E  E  E  
                                D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                d:\vhdl_ex\mux.rpt
mux

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)  16/16(100%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)  10/16( 62%)   0/16(  0%)  18/36( 50%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            26/32     ( 81%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  6.00
Total fan-in:                                    24

Total input pins required:                      18
Total fast input logic cells required:           0
Total output pins required:                      4
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      4
Total flipflops required:                        0
Total product terms required:                   16
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                d:\vhdl_ex\mux.rpt
mux

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  19   (14)  (A)      INPUT               0      0   0    0    0    1    0  a0
  16   (11)  (A)      INPUT               0      0   0    0    0    1    0  a1
  17   (12)  (A)      INPUT               0      0   0    0    0    1    0  a2
  18   (13)  (A)      INPUT               0      0   0    0    0    1    0  a3
  20   (15)  (A)      INPUT               0      0   0    0    0    1    0  b0
  21   (16)  (A)      INPUT               0      0   0    0    0    1    0  b1
  37   (21)  (B)      INPUT               0      0   0    0    0    1    0  b2
  36   (22)  (B)      INPUT               0      0   0    0    0    1    0  b3
  40   (18)  (B)      INPUT               0      0   0    0    0    1    0  c0
  41   (17)  (B)      INPUT               0      0   0    0    0    1    0  c1
  14   (10)  (A)      INPUT               0      0   0    0    0    1    0  c2
  12    (8)  (A)      INPUT               0      0   0    0    0    1    0  c3
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  d0
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  d1
   6    (3)  (A)      INPUT               0      0   0    0    0    1    0  d2
   8    (5)  (A)      INPUT               0      0   0    0    0    1    0  d3
   9    (6)  (A)      INPUT               0      0   0    0    0    4    0  s0
  11    (7)  (A)      INPUT               0      0   0    0    0    4    0  s1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\mux.rpt
mux

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  31     26    B     OUTPUT      t        0      0   0    6    0    0    0  x0
  34     23    B     OUTPUT      t        0      0   0    6    0    0    0  x1
  33     24    B     OUTPUT      t        0      0   0    6    0    0    0  x2
  39     19    B     OUTPUT      t        0      0   0    6    0    0    0  x3


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                d:\vhdl_ex\mux.rpt
mux

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC26 x0
        | +----- LC23 x1
        | | +--- LC24 x2
        | | | +- LC19 x3
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':

Pin
19   -> * - - - | - * | <-- a0
16   -> - * - - | - * | <-- a1
17   -> - - * - | - * | <-- a2
18   -> - - - * | - * | <-- a3
20   -> * - - - | - * | <-- b0
21   -> - * - - | - * | <-- b1
37   -> - - * - | - * | <-- b2
36   -> - - - * | - * | <-- b3
40   -> * - - - | - * | <-- c0
41   -> - * - - | - * | <-- c1
14   -> - - * - | - * | <-- c2
12   -> - - - * | - * | <-- c3
4    -> * - - - | - * | <-- d0
5    -> - * - - | - * | <-- d1
6    -> - - * - | - * | <-- d2
8    -> - - - * | - * | <-- d3
9    -> * * * * | - * | <-- s0
11   -> * * * * | - * | <-- s1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                d:\vhdl_ex\mux.rpt
mux

** EQUATIONS **

a0       : INPUT;
a1       : INPUT;
a2       : INPUT;
a3       : INPUT;
b0       : INPUT;
b1       : INPUT;
b2       : INPUT;
b3       : INPUT;
c0       : INPUT;
c1       : INPUT;
c2       : INPUT;
c3       : INPUT;
d0       : INPUT;
d1       : INPUT;
d2       : INPUT;
d3       : INPUT;
s0       : INPUT;
s1       : INPUT;

-- Node name is 'x0' 
-- Equation name is 'x0', location is LC026, type is output.
 x0      = LCELL( _EQ001 $  GND);
  _EQ001 =  d0 &  s0 &  s1
         #  b0 &  s0 & !s1
         #  c0 & !s0 &  s1
         #  a0 & !s0 & !s1;

-- Node name is 'x1' 
-- Equation name is 'x1', location is LC023, type is output.
 x1      = LCELL( _EQ002 $  GND);
  _EQ002 =  d1 &  s0 &  s1
         #  b1 &  s0 & !s1
         #  c1 & !s0 &  s1
         #  a1 & !s0 & !s1;

-- Node name is 'x2' 
-- Equation name is 'x2', location is LC024, type is output.
 x2      = LCELL( _EQ003 $  GND);
  _EQ003 =  d2 &  s0 &  s1
         #  b2 &  s0 & !s1
         #  c2 & !s0 &  s1
         #  a2 & !s0 & !s1;

-- Node name is 'x3' 
-- Equation name is 'x3', location is LC019, type is output.
 x3      = LCELL( _EQ004 $  GND);
  _EQ004 =  d3 &  s0 &  s1
         #  b3 &  s0 & !s1
         #  c3 & !s0 &  s1
         #  a3 & !s0 & !s1;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                         d:\vhdl_ex\mux.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,599K

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美肥妇毛茸茸| 国产精品99久久久久久似苏梦涵 | 91亚洲永久精品| 欧美性生交片4| 久久精品亚洲麻豆av一区二区| 国产精品福利av| 激情伊人五月天久久综合| 欧日韩精品视频| 日韩一区中文字幕| 国产一区久久久| 538在线一区二区精品国产| 国产精品午夜久久| 国内外成人在线| 欧美美女喷水视频| 亚洲免费观看高清完整版在线观看| 婷婷久久综合九色综合伊人色| 亚洲人午夜精品天堂一二香蕉| 91蜜桃在线免费视频| 欧美综合天天夜夜久久| 久久亚洲春色中文字幕久久久| 视频在线观看一区二区三区| 欧美午夜理伦三级在线观看| 国产精品麻豆网站| 粉嫩久久99精品久久久久久夜| 精品av综合导航| 狠狠色丁香婷婷综合久久片| 日韩天堂在线观看| 老司机精品视频导航| 日韩一级二级三级| 免费欧美日韩国产三级电影| 欧美日韩一区二区电影| 五月婷婷久久丁香| 宅男噜噜噜66一区二区66| 天堂va蜜桃一区二区三区 | 九色|91porny| 精品国产不卡一区二区三区| 欧美国产综合一区二区| 欧美日韩精品一区二区三区四区| 日韩丝袜情趣美女图片| 精品少妇一区二区三区视频免付费| 亚洲不卡在线观看| 91精品福利在线一区二区三区 | 国产一区二区三区免费在线观看| 337p粉嫩大胆噜噜噜噜噜91av| 免费成人在线影院| 久久伊人中文字幕| 粉嫩aⅴ一区二区三区四区 | 欧美成人a视频| 国内精品免费在线观看| 中文字幕巨乱亚洲| 色综合久久精品| 亚洲第一主播视频| 国产综合久久久久久鬼色 | 国产一区二区三区国产| 精品国产99国产精品| 国产成人免费在线观看不卡| 国产精品久久久久精k8| 欧美午夜影院一区| 婷婷综合五月天| 欧美高清在线视频| 欧美性大战xxxxx久久久| 麻豆国产91在线播放| 国产日本欧美一区二区| 色诱亚洲精品久久久久久| 免费在线一区观看| 国产精品三级av在线播放| 欧美日韩视频在线第一区| 九九国产精品视频| 尤物在线观看一区| 久久综合视频网| 91美女蜜桃在线| 黄色日韩三级电影| 色综合一区二区| 精品国产污污免费网站入口| 蜜臀av性久久久久蜜臀aⅴ流畅| 日韩亚洲欧美综合| 成人av网在线| 美女精品自拍一二三四| 一区二区三区免费在线观看| 欧美视频你懂的| 成人免费电影视频| 天天综合天天做天天综合| 国产婷婷色一区二区三区四区 | 国产精品一二三在| 亚洲午夜国产一区99re久久| 久久伊99综合婷婷久久伊| 欧美日韩久久一区| 99久久婷婷国产综合精品电影 | 亚洲成av人片一区二区三区| 久久综合狠狠综合久久激情| 蜜臀99久久精品久久久久久软件| 奇米影视一区二区三区| 欧美精品亚洲二区| 成人欧美一区二区三区黑人麻豆 | 免费的成人av| 亚洲视频小说图片| 久久久www成人免费无遮挡大片| 欧美日韩成人综合在线一区二区| 91美女在线视频| 成人ar影院免费观看视频| 韩日精品视频一区| 美女久久久精品| 日韩中文字幕一区二区三区| 一级女性全黄久久生活片免费| 国产精品激情偷乱一区二区∴| 久久精品欧美一区二区三区麻豆| 日韩一级片在线观看| 91精品国产综合久久婷婷香蕉| 色狠狠色狠狠综合| 粉嫩aⅴ一区二区三区四区| 日本乱码高清不卡字幕| 亚洲韩国精品一区| 亚洲人成网站色在线观看| 国产精品日产欧美久久久久| 成人综合婷婷国产精品久久 | 亚洲二区在线观看| 亚洲三级在线看| 亚洲视频一二三区| 亚洲桃色在线一区| 国产精品美女久久久久久久久久久 | 成人黄色软件下载| 国内精品伊人久久久久av一坑| 日韩国产精品大片| 免费观看成人鲁鲁鲁鲁鲁视频| 天堂影院一区二区| 久久国产剧场电影| 午夜成人免费视频| 亚洲精品中文字幕在线观看| 中文字幕av一区二区三区| wwwwww.欧美系列| 7777精品伊人久久久大香线蕉最新版| 99久久精品一区二区| 97se亚洲国产综合自在线 | 捆绑紧缚一区二区三区视频| 久久er99精品| 成人精品视频一区二区三区 | 亚洲伦理在线免费看| 亚洲成在人线免费| 日本不卡的三区四区五区| 国产在线播放一区| 9久草视频在线视频精品| 欧美三级电影在线看| 日韩你懂的电影在线观看| 久久夜色精品国产欧美乱极品| 国产精品久久久久婷婷| 一区二区三区四区在线| 91精品欧美综合在线观看最新 | 日韩专区一卡二卡| 日韩欧美第一区| 欧美电影免费观看高清完整版在线观看| 91精品国产入口在线| 国产欧美精品一区aⅴ影院 | 久久亚洲综合色| 久久婷婷久久一区二区三区| 综合久久国产九一剧情麻豆| 青青草精品视频| 成人免费观看视频| 欧美亚洲动漫制服丝袜| 久久久久久久久久美女| 国产精品国产三级国产普通话蜜臀 | 中文字幕一区二区三区色视频| 国产精品护士白丝一区av| 日韩精品一级二级| 99久久免费国产| 精品99999| 国产精品久久久99| 欧美日韩免费一区二区三区视频| 亚洲精品国久久99热| 韩国三级电影一区二区| 国产欧美精品一区| 亚洲裸体xxx| 亚洲国产裸拍裸体视频在线观看乱了 | 麻豆精品在线视频| 色综合一区二区| 亚洲精品一区二区三区福利| 亚洲成人一区二区在线观看| 国产91露脸合集magnet| 欧美三级在线看| 国产精品久久久久aaaa| 国产不卡在线一区| 精品国产一区二区三区久久久蜜月| 亚洲免费观看高清完整版在线观看熊| 国产精品一区一区| 精品国产污网站| 蜜桃视频一区二区三区在线观看| 欧美日韩国产另类一区| 亚洲精品成人精品456| 成人免费毛片片v| 亚洲一区在线看| 2021国产精品久久精品| 色悠久久久久综合欧美99| 亚洲人午夜精品天堂一二香蕉| 国产日韩v精品一区二区| 久久久蜜臀国产一区二区| 国产乱子伦视频一区二区三区| 色妞www精品视频| 国产精品久久二区二区| 成人国产精品免费| 国产精品不卡在线| 福利一区福利二区|