亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? moore2.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                      d:\vhdl_ex\moore2.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/15/2003 12:40:55

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


MOORE2


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

moore2    EPM7032SLC44-5   6        2        0      3       3           9  %

User Pins:                 6        2        0  



Project Information                                      d:\vhdl_ex\moore2.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Device-Specific Information:                             d:\vhdl_ex\moore2.rpt
moore2

***** Logic for device 'moore2' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
                                               
                                               
              i  i  r  V  G  G  G  c  G        
              d  d  s  C  N  N  N  l  N  y  y  
              2  3  t  C  D  D  D  k  D  0  1  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
     id1 |  8                                38 | #TDO 
     id0 |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                             d:\vhdl_ex\moore2.rpt
moore2

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   7/16( 43%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     3/16( 18%)   4/16( 25%)   5/16( 31%)   8/36( 22%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            11/32     ( 34%)
Total logic cells used:                          3/32     (  9%)
Total shareable expanders used:                  3/32     (  9%)
Total Turbo logic cells used:                    3/32     (  9%)
Total shareable expanders not available (n/a):   2/32     (  6%)
Average fan-in:                                  9.00
Total fan-in:                                    27

Total input pins required:                       6
Total fast input logic cells required:           0
Total output pins required:                      2
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      3
Total flipflops required:                        3
Total product terms required:                   17
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           3

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                             d:\vhdl_ex\moore2.rpt
moore2

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   9    (6)  (A)      INPUT               0      0   0    0    0    2    1  id0
   8    (5)  (A)      INPUT               0      0   0    0    0    2    1  id1
   6    (3)  (A)      INPUT               0      0   0    0    0    2    1  id2
   5    (2)  (A)      INPUT               0      0   0    0    0    2    1  id3
   4    (1)  (A)      INPUT               0      0   0    0    0    2    1  rst


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                             d:\vhdl_ex\moore2.rpt
moore2

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        2      0   1    5    3    2    1  y0 (:11)
  40     18    B         FF   +  t        1      0   0    5    3    2    1  y1 (:10)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             d:\vhdl_ex\moore2.rpt
moore2

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (39)    19    B       DFFE   +  t        2      0   1    5    3    2    1  state2 (:9)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                             d:\vhdl_ex\moore2.rpt
moore2

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

               Logic cells placed in LAB 'B'
        +----- LC17 y0
        | +--- LC18 y1
        | | +- LC19 state2
        | | | 
        | | |   Other LABs fed by signals
        | | |   that feed LAB 'B'
LC      | | | | A B |     Logic cells that feed LAB 'B':
LC17 -> * * * | - * | <-- y0
LC18 -> * * * | - * | <-- y1
LC19 -> * * * | - * | <-- state2

Pin
43   -> - - - | - - | <-- clk
9    -> * * * | - * | <-- id0
8    -> * * * | - * | <-- id1
6    -> * * * | - * | <-- id2
5    -> * * * | - * | <-- id3
4    -> * * * | - * | <-- rst


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                             d:\vhdl_ex\moore2.rpt
moore2

** EQUATIONS **

clk      : INPUT;
id0      : INPUT;
id1      : INPUT;
id2      : INPUT;
id3      : INPUT;
rst      : INPUT;

-- Node name is ':9' = 'state2' 
-- Equation name is 'state2', location is LC019, type is buried.
state2   = DFFE( _EQ001 $  GND, GLOBAL( clk), !rst,  VCC,  VCC);
  _EQ001 =  id0 &  id1 &  id2 & !id3 &  y0 &  y1
         #  id0 &  id1 &  id2 &  state2 &  y1
         #  id3 &  state2 &  _X001 &  y1
         # !id3 &  state2 &  y0 &  y1;
  _X001  = EXP( id0 &  id1 &  y0);

-- Node name is 'y0' = 'state0' 
-- Equation name is 'y0', location is LC017, type is output.
 y0      = DFFE( _EQ002 $  y1, GLOBAL( clk), !rst,  VCC,  VCC);
  _EQ002 =  id0 &  id1 &  id2 & !id3 & !state2 &  y0 &  y1
         #  id0 &  id1 & !id2 &  id3 &  state2 &  y1
         #  state2 &  _X002 & !y0 &  y1;
  _X002  = EXP( id0 & !id2 &  id3);

-- Node name is 'y1' = 'state1' 
-- Equation name is 'y1', location is LC018, type is output.
 y1      = TFFE( _EQ003, GLOBAL( clk), !rst,  VCC,  VCC);
  _EQ003 =  id0 &  id1 & !id2 &  id3 &  state2 &  y0 &  y1
         #  id0 &  id1 & !id2 & !id3 & !state2 & !y0 & !y1
         # !id3 &  state2 &  _X003 & !y0 &  y1;
  _X003  = EXP( id0 &  id1 &  id2);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                      d:\vhdl_ex\moore2.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:01
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,607K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线视频中文字幕一区二区| 亚洲男人的天堂网| 国产精品久久久久久亚洲毛片| 综合精品久久久| 久久99精品国产麻豆婷婷洗澡| 91在线视频免费91| 26uuu国产电影一区二区| 亚洲自拍偷拍网站| 高清不卡一二三区| 欧美一级二级在线观看| 亚洲黄色av一区| 成人av电影在线观看| 欧美成人三级在线| 日本不卡一区二区三区| 在线观看91精品国产入口| 国产精品女同一区二区三区| 国产精选一区二区三区| 日韩欧美中文字幕公布| 日本视频在线一区| 欧美日韩卡一卡二| 亚洲va天堂va国产va久| 欧美亚洲综合久久| 亚洲人成在线播放网站岛国| www.亚洲免费av| 国产农村妇女毛片精品久久麻豆| 激情都市一区二区| 欧美成人精品3d动漫h| 美女视频网站黄色亚洲| 日韩欧美综合在线| 久久精品久久综合| 精品剧情v国产在线观看在线| 蜜臀久久99精品久久久久宅男 | 在线综合亚洲欧美在线视频| 亚洲欧美一区二区久久| 99精品在线免费| 国产精品家庭影院| 色婷婷综合久久久久中文一区二区 | 日韩欧美一级片| 免费久久精品视频| 日韩免费性生活视频播放| 美女网站色91| 欧美精品一区二区三区在线播放| 国产自产视频一区二区三区| 久久综合九色综合97婷婷女人| 国产毛片精品视频| 国产精品乱码久久久久久| 99久免费精品视频在线观看| 亚洲欧美日韩久久| 欧美麻豆精品久久久久久| 日本中文一区二区三区| 2023国产精华国产精品| 成人午夜精品在线| 亚洲第一成年网| 精品福利在线导航| av电影在线观看一区| 亚洲一区二区高清| 欧美一二区视频| 成人午夜视频免费看| 亚洲一区二区四区蜜桃| 精品免费日韩av| 91麻豆swag| 久久精品99国产精品日本| 中文字幕欧美三区| 欧美日韩国产高清一区二区三区| 国产综合一区二区| 亚洲精品中文在线| 欧美精品一区二区三区在线| 91亚洲大成网污www| 日韩av在线免费观看不卡| 久久免费视频色| 欧美性猛交一区二区三区精品| 六月丁香婷婷久久| 亚洲欧美日本在线| 久久综合久久综合久久综合| 日本国产一区二区| 国内久久精品视频| 亚洲一区二区三区在线看| 337p日本欧洲亚洲大胆色噜噜| 色婷婷久久综合| 九九精品一区二区| 亚洲电影你懂得| 国产精品久线观看视频| 日韩区在线观看| 欧美日韩激情一区| av一区二区三区四区| 久久精品国产99久久6| 亚洲综合一区二区三区| 国产精品三级av| 久久亚洲精华国产精华液| 欧美日韩一区不卡| av午夜一区麻豆| 风间由美一区二区三区在线观看 | 欧美日韩不卡在线| 不卡的av中国片| 国产另类ts人妖一区二区| 午夜av一区二区三区| 亚洲美女一区二区三区| 欧美国产视频在线| 欧美成人伊人久久综合网| 欧美日韩国产高清一区二区| 一本到三区不卡视频| www.欧美.com| 成人免费高清在线| 国产裸体歌舞团一区二区| 美国毛片一区二区| 免费人成黄页网站在线一区二区| 亚洲一卡二卡三卡四卡无卡久久| 亚洲欧洲三级电影| 国产精品久久免费看| 久久精品日产第一区二区三区高清版 | 欧美一区日本一区韩国一区| 欧美日韩精品欧美日韩精品一| 在线精品国精品国产尤物884a| 91原创在线视频| 97se亚洲国产综合自在线| caoporen国产精品视频| 91亚洲午夜精品久久久久久| 99久久99久久免费精品蜜臀| 色综合久久久网| 欧美专区在线观看一区| 欧美日韩在线观看一区二区| 欧美精品一二三| 日韩午夜激情av| 久久久三级国产网站| 久久久久国产成人精品亚洲午夜| 久久亚洲综合色一区二区三区| 国产欧美精品一区二区三区四区| 欧美国产一区二区| 亚洲精品中文在线影院| 天天影视涩香欲综合网| 奇米精品一区二区三区在线观看| 经典一区二区三区| 成人的网站免费观看| 色综合久久久久久久| 欧美乱妇一区二区三区不卡视频| 欧美一区二区在线免费观看| 久久人人97超碰com| 中文字幕在线观看不卡视频| 夜夜揉揉日日人人青青一国产精品| 性做久久久久久免费观看| 久久精品国产**网站演员| 国产999精品久久久久久绿帽| 97se亚洲国产综合自在线| 欧美肥大bbwbbw高潮| 国产亚洲短视频| 一区二区三区日韩欧美精品| 日韩成人dvd| 东方欧美亚洲色图在线| 欧美亚男人的天堂| 久久综合色播五月| 亚洲一区二区三区激情| 精品亚洲国内自在自线福利| 成人高清视频在线观看| 欧美日韩视频不卡| 国产亚洲1区2区3区| 亚洲成年人网站在线观看| 国产一区999| 欧美视频精品在线观看| 国产欧美精品在线观看| 午夜精品久久久久久久蜜桃app | 全国精品久久少妇| 不卡的av电影| 日韩免费视频线观看| 一区二区三区资源| 国产一区二区三区四| 欧美日韩aaaaa| 最新国产精品久久精品| 麻豆国产91在线播放| 色呦呦一区二区三区| 国产午夜一区二区三区| 日韩成人一区二区三区在线观看| 成人高清视频在线观看| 精品久久国产老人久久综合| 婷婷久久综合九色综合伊人色| 成人一级片网址| 久久综合狠狠综合久久综合88| 亚洲午夜免费电影| 成人午夜视频免费看| 久久五月婷婷丁香社区| 日本中文字幕一区二区视频| 在线观看国产91| 亚洲日本电影在线| 国产iv一区二区三区| 精品国产a毛片| 美女性感视频久久| 日韩一区二区视频在线观看| 亚洲精品乱码久久久久久黑人 | 国产喂奶挤奶一区二区三区| 老司机午夜精品| 91精品国产一区二区| 亚洲综合久久久久| 欧美性猛交xxxx乱大交退制版| 亚洲日本在线天堂| av在线综合网| 亚洲免费在线看| 色欧美日韩亚洲| 一区二区在线看| 欧美日韩久久一区二区| 香蕉加勒比综合久久| 欧美日韩黄视频|