亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? statmach.rpt

?? vhdl基本門電路
?? RPT
字號:
Project Information                                    d:\vhdl_ex\statmach.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/15/2003 12:48:15

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


STATMACH


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

statmach  EPM7032SLC44-5   3        1        0      1       0           3  %

User Pins:                 3        1        0  



Project Information                                    d:\vhdl_ex\statmach.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                                    d:\vhdl_ex\statmach.rpt

** STATE MACHINE ASSIGNMENTS **


state: MACHINE
        OF BITS (
           state~1
        )
        WITH STATES (
                              s0 = B"0", 
                              s1 = B"1"
);



Device-Specific Information:                           d:\vhdl_ex\statmach.rpt
statmach

***** Logic for device 'statmach' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                             R  
              E                             E  
              S                          o  S  
              E  r  i                    u  E  
              R  e  n                    t  R  
              V  s  p  V  G  G  G  c  G  p  V  
              E  e  u  C  N  N  N  l  N  u  E  
              D  t  t  C  D  D  D  k  D  t  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                           d:\vhdl_ex\statmach.rpt
statmach

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     1/16(  6%)   3/16( 18%)   0/16(  0%)   3/36(  8%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             7/32     ( 21%)
Total logic cells used:                          1/32     (  3%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    1/32     (  3%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.00
Total fan-in:                                     4

Total input pins required:                       3
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      1
Total flipflops required:                        1
Total product terms required:                    3
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                           d:\vhdl_ex\statmach.rpt
statmach

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  input
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  reset


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                           d:\vhdl_ex\statmach.rpt
statmach

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    2    1    1    0  output


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                           d:\vhdl_ex\statmach.rpt
statmach

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

           Logic cells placed in LAB 'B'
        +- LC17 output
        | 
        |   Other LABs fed by signals
        |   that feed LAB 'B'
LC      | | A B |     Logic cells that feed LAB 'B':
LC17 -> * | - * | <-- output

Pin
43   -> - | - - | <-- clk
4    -> * | - * | <-- input
5    -> * | - * | <-- reset


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                           d:\vhdl_ex\statmach.rpt
statmach

** EQUATIONS **

clk      : INPUT;
input    : INPUT;
reset    : INPUT;

-- Node name is 'output' = 'state~1' 
-- Equation name is 'output', location is LC017, type is output.
 output  = DFFE( _EQ001 $ !reset, GLOBAL( clk), !reset,  VCC,  VCC);
  _EQ001 =  input &  output & !reset;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                    d:\vhdl_ex\statmach.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off
ADT PALACE Compilation                    = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,855K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
蜜臀久久久久久久| 3d动漫精品啪啪1区2区免费| 色老汉一区二区三区| 国产欧美视频一区二区| 亚洲国产视频直播| 国产成人综合网| www国产成人免费观看视频 深夜成人网| 亚洲午夜一区二区| 日本福利一区二区| 亚洲人成在线播放网站岛国| 国产jizzjizz一区二区| 欧美成人一区二区三区在线观看| 石原莉奈一区二区三区在线观看| 欧美色网站导航| 亚洲激情自拍偷拍| 色噜噜久久综合| 亚洲一区免费在线观看| 国产一区二区中文字幕| 欧美一区二区在线看| 午夜影院久久久| 欧美色窝79yyyycom| 亚洲第一主播视频| 欧美久久久久久久久久| 琪琪久久久久日韩精品| 亚洲精品在线一区二区| 国产一区二区毛片| 色香蕉成人二区免费| 欧美国产精品v| 91看片淫黄大片一级在线观看| 国产三级精品视频| 91麻豆国产精品久久| 午夜久久久久久久久久一区二区| 欧洲一区二区av| 男人的天堂久久精品| 久久久影院官网| 成人av网站在线观看免费| 亚洲图片激情小说| aaa亚洲精品一二三区| 亚洲男同性恋视频| 欧美一级日韩免费不卡| 蜜臀av国产精品久久久久| 国产人久久人人人人爽| 国产成人一级电影| 亚洲一区二区三区国产| 91亚洲男人天堂| 日本成人在线看| 国产精品毛片久久久久久久| 91一区二区三区在线观看| 日韩电影免费一区| 国产欧美1区2区3区| 欧美丝袜第三区| 国产精品123区| 欧美午夜片在线看| 麻豆精品国产91久久久久久| 国产精品免费久久久久| 欧美日韩亚洲另类| 大桥未久av一区二区三区中文| 亚洲欧美日韩国产另类专区| 精品三级在线看| 久久99久国产精品黄毛片色诱| 国产人妖乱国产精品人妖| 欧美日韩国产精选| 成人精品视频一区二区三区| 奇米影视一区二区三区| 一区二区三区日韩欧美| 久久久精品国产免大香伊 | 成人av网站大全| 日韩高清在线不卡| 亚洲美女偷拍久久| 中文字幕国产精品一区二区| 欧美一二三区在线观看| 欧美在线观看一区| 成人a免费在线看| 国产综合色视频| 亚洲一线二线三线视频| 国产精品电影一区二区| 久久婷婷国产综合精品青草| 91麻豆精品国产91久久久资源速度 | 成人深夜视频在线观看| 日本大胆欧美人术艺术动态| 一区二区三区精品视频在线| 国产精品久久久久桃色tv| 精品国产伦一区二区三区免费| 欧美午夜精品久久久久久超碰| 成人精品高清在线| 国产精品一区在线观看乱码| 日韩高清在线不卡| 午夜精品久久久久久久久久久| 国产精品视频在线看| 欧美精品 日韩| 欧美日韩国产一二三| 91福利精品视频| 色菇凉天天综合网| www.在线欧美| 97aⅴ精品视频一二三区| 蜜桃视频免费观看一区| 日本欧美一区二区三区| 日韩国产成人精品| 视频一区国产视频| 婷婷六月综合网| 日韩不卡手机在线v区| 日韩av一二三| 久久66热偷产精品| 亚洲线精品一区二区三区八戒| 亚洲精品五月天| 亚洲精品日产精品乱码不卡| 樱花草国产18久久久久| 亚洲最大色网站| 亚洲国产精品自拍| 亚洲欧美精品午睡沙发| 亚洲视频在线一区二区| 亚洲一二三区不卡| 欧美aaaaaa午夜精品| 日韩电影在线一区二区| 日韩成人免费看| 国产在线精品一区二区夜色| 成人精品一区二区三区中文字幕| 99久免费精品视频在线观看| 粉嫩av一区二区三区粉嫩| 91热门视频在线观看| 在线观看日韩国产| 色噜噜狠狠色综合中国| 91免费版在线| 欧美精品国产精品| 欧美精品一区男女天堂| 国产精品国产三级国产aⅴ原创 | 久色婷婷小香蕉久久| 美女脱光内衣内裤视频久久网站| 国模套图日韩精品一区二区| 国产不卡视频一区| 91极品视觉盛宴| 欧美一区二区三级| 久久亚洲综合色| 亚洲三级电影全部在线观看高清| 午夜精品久久久久久久99水蜜桃 | 亚洲少妇30p| 日本91福利区| 日本久久一区二区三区| 久久久久久久电影| 日韩av电影天堂| 在线观看www91| 国产精品免费aⅴ片在线观看| 人妖欧美一区二区| 日本精品视频一区二区三区| 久久综合九色综合97婷婷女人| 亚洲成人av一区| 91原创在线视频| 日本一区二区三区久久久久久久久不 | 色综合久久精品| 久久久久久日产精品| 日产国产高清一区二区三区| 在线视频国产一区| 最新欧美精品一区二区三区| 国产成人亚洲综合a∨猫咪| 日韩一级片网址| 午夜欧美大尺度福利影院在线看| 91免费视频网址| 国产精品亲子伦对白| 国产一区二区三区av电影| 欧美一级夜夜爽| 日本成人在线视频网站| 7878成人国产在线观看| 亚洲成在线观看| 欧美日韩一区小说| 亚洲一二三四区不卡| 91成人免费网站| 一区二区免费在线| 在线观看一区二区视频| 一区二区成人在线视频| 在线观看日韩电影| 亚洲在线观看免费| 国产亚洲一区二区在线观看| 极品瑜伽女神91| 久久久久久免费网| 成人免费黄色在线| 亚洲图片激情小说| 在线免费不卡电影| 婷婷国产在线综合| 精品国内二区三区| 国产超碰在线一区| 亚洲欧洲成人自拍| 欧洲一区二区av| 日韩精品久久久久久| 欧美一区二区在线播放| 国精产品一区一区三区mba桃花| 久久久影视传媒| av一区二区三区在线| 亚洲一级二级在线| 精品少妇一区二区三区在线视频| 国产高清在线精品| 亚洲卡通动漫在线| 91精品国产入口| 国产91富婆露脸刺激对白| 亚洲三级在线免费| 91麻豆精品91久久久久久清纯| 精品一区二区精品| 亚洲欧美一区二区在线观看| 欧美日韩免费观看一区三区| 麻豆国产精品一区二区三区| 国产精品三级av|