亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_fsk.tan.qmsg

?? 通信系統的FSK調制程序
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register FSK_Demod:inst2\|m\[1\] register FSK_Demod:inst2\|Demod 151.56 MHz 6.598 ns Internal " "Info: Clock \"clk\" has Internal fmax of 151.56 MHz between source register \"FSK_Demod:inst2\|m\[1\]\" and destination register \"FSK_Demod:inst2\|Demod\" (period= 6.598 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "1.541 ns + Longest register register " "Info: + Longest register to register delay is 1.541 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns FSK_Demod:inst2\|m\[1\] 1 REG LCFF_X1_Y5_N31 3 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X1_Y5_N31; Fanout = 3; REG Node = 'FSK_Demod:inst2\|m\[1\]'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { FSK_Demod:inst2|m[1] } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.653 ns) + CELL(0.319 ns) 0.972 ns FSK_Demod:inst2\|LessThan1~24 2 COMB LCCOMB_X1_Y5_N22 1 " "Info: 2: + IC(0.653 ns) + CELL(0.319 ns) = 0.972 ns; Loc. = LCCOMB_X1_Y5_N22; Fanout = 1; COMB Node = 'FSK_Demod:inst2\|LessThan1~24'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.972 ns" { FSK_Demod:inst2|m[1] FSK_Demod:inst2|LessThan1~24 } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 27 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.363 ns) + CELL(0.206 ns) 1.541 ns FSK_Demod:inst2\|Demod 3 REG LCCOMB_X1_Y5_N24 1 " "Info: 3: + IC(0.363 ns) + CELL(0.206 ns) = 1.541 ns; Loc. = LCCOMB_X1_Y5_N24; Fanout = 1; REG Node = 'FSK_Demod:inst2\|Demod'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.569 ns" { FSK_Demod:inst2|LessThan1~24 FSK_Demod:inst2|Demod } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 9 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.525 ns ( 34.07 % ) " "Info: Total cell delay = 0.525 ns ( 34.07 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.016 ns ( 65.93 % ) " "Info: Total interconnect delay = 1.016 ns ( 65.93 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.541 ns" { FSK_Demod:inst2|m[1] FSK_Demod:inst2|LessThan1~24 FSK_Demod:inst2|Demod } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "1.541 ns" { FSK_Demod:inst2|m[1] {} FSK_Demod:inst2|LessThan1~24 {} FSK_Demod:inst2|Demod {} } { 0.000ns 0.653ns 0.363ns } { 0.000ns 0.319ns 0.206ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-0.118 ns - Smallest " "Info: - Smallest clock skew is -0.118 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 5.455 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 5.455 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.985 ns) 0.985 ns clk 1 CLK PIN_32 9 " "Info: 1: + IC(0.000 ns) + CELL(0.985 ns) = 0.985 ns; Loc. = PIN_32; Fanout = 9; CLK Node = 'clk'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "FSK.bdf" "" { Schematic "E:/My_Design/FPGA/FSK/FSK.bdf" { { 128 -120 48 144 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.940 ns) + CELL(0.970 ns) 2.895 ns FSK_Demod:inst2\|cnt\[4\] 2 REG LCFF_X1_Y5_N15 3 " "Info: 2: + IC(0.940 ns) + CELL(0.970 ns) = 2.895 ns; Loc. = LCFF_X1_Y5_N15; Fanout = 3; REG Node = 'FSK_Demod:inst2\|cnt\[4\]'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.910 ns" { clk FSK_Demod:inst2|cnt[4] } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 18 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.650 ns) + CELL(0.206 ns) 3.751 ns FSK_Demod:inst2\|LessThan0~108 3 COMB LCCOMB_X1_Y5_N4 1 " "Info: 3: + IC(0.650 ns) + CELL(0.206 ns) = 3.751 ns; Loc. = LCCOMB_X1_Y5_N4; Fanout = 1; COMB Node = 'FSK_Demod:inst2\|LessThan0~108'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.856 ns" { FSK_Demod:inst2|cnt[4] FSK_Demod:inst2|LessThan0~108 } "NODE_NAME" } } { "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" "" { Text "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" 1621 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.362 ns) + CELL(0.370 ns) 4.483 ns FSK_Demod:inst2\|LessThan0~109 4 COMB LCCOMB_X1_Y5_N2 4 " "Info: 4: + IC(0.362 ns) + CELL(0.370 ns) = 4.483 ns; Loc. = LCCOMB_X1_Y5_N2; Fanout = 4; COMB Node = 'FSK_Demod:inst2\|LessThan0~109'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.732 ns" { FSK_Demod:inst2|LessThan0~108 FSK_Demod:inst2|LessThan0~109 } "NODE_NAME" } } { "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" "" { Text "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" 1621 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.383 ns) + CELL(0.589 ns) 5.455 ns FSK_Demod:inst2\|Demod 5 REG LCCOMB_X1_Y5_N24 1 " "Info: 5: + IC(0.383 ns) + CELL(0.589 ns) = 5.455 ns; Loc. = LCCOMB_X1_Y5_N24; Fanout = 1; REG Node = 'FSK_Demod:inst2\|Demod'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.972 ns" { FSK_Demod:inst2|LessThan0~109 FSK_Demod:inst2|Demod } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 9 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.120 ns ( 57.20 % ) " "Info: Total cell delay = 3.120 ns ( 57.20 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.335 ns ( 42.80 % ) " "Info: Total interconnect delay = 2.335 ns ( 42.80 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.455 ns" { clk FSK_Demod:inst2|cnt[4] FSK_Demod:inst2|LessThan0~108 FSK_Demod:inst2|LessThan0~109 FSK_Demod:inst2|Demod } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.455 ns" { clk {} clk~combout {} FSK_Demod:inst2|cnt[4] {} FSK_Demod:inst2|LessThan0~108 {} FSK_Demod:inst2|LessThan0~109 {} FSK_Demod:inst2|Demod {} } { 0.000ns 0.000ns 0.940ns 0.650ns 0.362ns 0.383ns } { 0.000ns 0.985ns 0.970ns 0.206ns 0.370ns 0.589ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 5.573 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 5.573 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.985 ns) 0.985 ns clk 1 CLK PIN_32 9 " "Info: 1: + IC(0.000 ns) + CELL(0.985 ns) = 0.985 ns; Loc. = PIN_32; Fanout = 9; CLK Node = 'clk'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "FSK.bdf" "" { Schematic "E:/My_Design/FPGA/FSK/FSK.bdf" { { 128 -120 48 144 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.940 ns) + CELL(0.970 ns) 2.895 ns FSK_Mod:inst1\|FSK_out 2 REG LCFF_X1_Y5_N27 2 " "Info: 2: + IC(0.940 ns) + CELL(0.970 ns) = 2.895 ns; Loc. = LCFF_X1_Y5_N27; Fanout = 2; REG Node = 'FSK_Mod:inst1\|FSK_out'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.910 ns" { clk FSK_Mod:inst1|FSK_out } "NODE_NAME" } } { "FSK_Mod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Mod.vhd" 11 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.189 ns) + CELL(0.000 ns) 4.084 ns FSK_Mod:inst1\|FSK_out~clkctrl 3 COMB CLKCTRL_G2 3 " "Info: 3: + IC(1.189 ns) + CELL(0.000 ns) = 4.084 ns; Loc. = CLKCTRL_G2; Fanout = 3; COMB Node = 'FSK_Mod:inst1\|FSK_out~clkctrl'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.189 ns" { FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl } "NODE_NAME" } } { "FSK_Mod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Mod.vhd" 11 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.823 ns) + CELL(0.666 ns) 5.573 ns FSK_Demod:inst2\|m\[1\] 4 REG LCFF_X1_Y5_N31 3 " "Info: 4: + IC(0.823 ns) + CELL(0.666 ns) = 5.573 ns; Loc. = LCFF_X1_Y5_N31; Fanout = 3; REG Node = 'FSK_Demod:inst2\|m\[1\]'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.489 ns" { FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[1] } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.621 ns ( 47.03 % ) " "Info: Total cell delay = 2.621 ns ( 47.03 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.952 ns ( 52.97 % ) " "Info: Total interconnect delay = 2.952 ns ( 52.97 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.573 ns" { clk FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[1] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.573 ns" { clk {} clk~combout {} FSK_Mod:inst1|FSK_out {} FSK_Mod:inst1|FSK_out~clkctrl {} FSK_Demod:inst2|m[1] {} } { 0.000ns 0.000ns 0.940ns 1.189ns 0.823ns } { 0.000ns 0.985ns 0.970ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.455 ns" { clk FSK_Demod:inst2|cnt[4] FSK_Demod:inst2|LessThan0~108 FSK_Demod:inst2|LessThan0~109 FSK_Demod:inst2|Demod } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.455 ns" { clk {} clk~combout {} FSK_Demod:inst2|cnt[4] {} FSK_Demod:inst2|LessThan0~108 {} FSK_Demod:inst2|LessThan0~109 {} FSK_Demod:inst2|Demod {} } { 0.000ns 0.000ns 0.940ns 0.650ns 0.362ns 0.383ns } { 0.000ns 0.985ns 0.970ns 0.206ns 0.370ns 0.589ns } "" } } { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.573 ns" { clk FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[1] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.573 ns" { clk {} clk~combout {} FSK_Mod:inst1|FSK_out {} FSK_Mod:inst1|FSK_out~clkctrl {} FSK_Demod:inst2|m[1] {} } { 0.000ns 0.000ns 0.940ns 1.189ns 0.823ns } { 0.000ns 0.985ns 0.970ns 0.000ns 0.666ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns + " "Info: + Micro clock to output delay of source is 0.304 ns" {  } { { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "1.336 ns + " "Info: + Micro setup delay of destination is 1.336 ns" {  } { { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 9 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_INVERTED_CLOCK_FOUND" "" "Info: Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" {  } { { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 9 -1 0 } }  } 0 0 "Delay path is controlled by inverted clocks -- if clock duty cycle is 50%, fmax is divided by two" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.541 ns" { FSK_Demod:inst2|m[1] FSK_Demod:inst2|LessThan1~24 FSK_Demod:inst2|Demod } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "1.541 ns" { FSK_Demod:inst2|m[1] {} FSK_Demod:inst2|LessThan1~24 {} FSK_Demod:inst2|Demod {} } { 0.000ns 0.653ns 0.363ns } { 0.000ns 0.319ns 0.206ns } "" } } { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.455 ns" { clk FSK_Demod:inst2|cnt[4] FSK_Demod:inst2|LessThan0~108 FSK_Demod:inst2|LessThan0~109 FSK_Demod:inst2|Demod } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.455 ns" { clk {} clk~combout {} FSK_Demod:inst2|cnt[4] {} FSK_Demod:inst2|LessThan0~108 {} FSK_Demod:inst2|LessThan0~109 {} FSK_Demod:inst2|Demod {} } { 0.000ns 0.000ns 0.940ns 0.650ns 0.362ns 0.383ns } { 0.000ns 0.985ns 0.970ns 0.206ns 0.370ns 0.589ns } "" } } { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.573 ns" { clk FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[1] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.573 ns" { clk {} clk~combout {} FSK_Mod:inst1|FSK_out {} FSK_Mod:inst1|FSK_out~clkctrl {} FSK_Demod:inst2|m[1] {} } { 0.000ns 0.000ns 0.940ns 1.189ns 0.823ns } { 0.000ns 0.985ns 0.970ns 0.000ns 0.666ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clk 1 " "Warning: Circuit may not operate. Detected 1 non-operational path(s) clocked by clock \"clk\" with clock skew larger than data delay. See Compilation Report for details." {  } {  } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock \"%1!s!\" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0}
{ "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "FSK_Demod:inst2\|cnt\[4\] FSK_Demod:inst2\|m\[0\] clk 45 ps " "Info: Found hold time violation between source  pin or register \"FSK_Demod:inst2\|cnt\[4\]\" and destination pin or register \"FSK_Demod:inst2\|m\[0\]\" for clock \"clk\" (Hold time is 45 ps)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "2.982 ns + Largest " "Info: + Largest clock skew is 2.982 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 5.573 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 5.573 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.985 ns) 0.985 ns clk 1 CLK PIN_32 9 " "Info: 1: + IC(0.000 ns) + CELL(0.985 ns) = 0.985 ns; Loc. = PIN_32; Fanout = 9; CLK Node = 'clk'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "FSK.bdf" "" { Schematic "E:/My_Design/FPGA/FSK/FSK.bdf" { { 128 -120 48 144 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.940 ns) + CELL(0.970 ns) 2.895 ns FSK_Mod:inst1\|FSK_out 2 REG LCFF_X1_Y5_N27 2 " "Info: 2: + IC(0.940 ns) + CELL(0.970 ns) = 2.895 ns; Loc. = LCFF_X1_Y5_N27; Fanout = 2; REG Node = 'FSK_Mod:inst1\|FSK_out'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.910 ns" { clk FSK_Mod:inst1|FSK_out } "NODE_NAME" } } { "FSK_Mod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Mod.vhd" 11 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.189 ns) + CELL(0.000 ns) 4.084 ns FSK_Mod:inst1\|FSK_out~clkctrl 3 COMB CLKCTRL_G2 3 " "Info: 3: + IC(1.189 ns) + CELL(0.000 ns) = 4.084 ns; Loc. = CLKCTRL_G2; Fanout = 3; COMB Node = 'FSK_Mod:inst1\|FSK_out~clkctrl'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.189 ns" { FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl } "NODE_NAME" } } { "FSK_Mod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Mod.vhd" 11 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.823 ns) + CELL(0.666 ns) 5.573 ns FSK_Demod:inst2\|m\[0\] 4 REG LCFF_X1_Y5_N29 3 " "Info: 4: + IC(0.823 ns) + CELL(0.666 ns) = 5.573 ns; Loc. = LCFF_X1_Y5_N29; Fanout = 3; REG Node = 'FSK_Demod:inst2\|m\[0\]'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.489 ns" { FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[0] } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.621 ns ( 47.03 % ) " "Info: Total cell delay = 2.621 ns ( 47.03 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.952 ns ( 52.97 % ) " "Info: Total interconnect delay = 2.952 ns ( 52.97 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.573 ns" { clk FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[0] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.573 ns" { clk {} clk~combout {} FSK_Mod:inst1|FSK_out {} FSK_Mod:inst1|FSK_out~clkctrl {} FSK_Demod:inst2|m[0] {} } { 0.000ns 0.000ns 0.940ns 1.189ns 0.823ns } { 0.000ns 0.985ns 0.970ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.591 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to source register is 2.591 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.985 ns) 0.985 ns clk 1 CLK PIN_32 9 " "Info: 1: + IC(0.000 ns) + CELL(0.985 ns) = 0.985 ns; Loc. = PIN_32; Fanout = 9; CLK Node = 'clk'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "FSK.bdf" "" { Schematic "E:/My_Design/FPGA/FSK/FSK.bdf" { { 128 -120 48 144 "clk" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.940 ns) + CELL(0.666 ns) 2.591 ns FSK_Demod:inst2\|cnt\[4\] 2 REG LCFF_X1_Y5_N15 3 " "Info: 2: + IC(0.940 ns) + CELL(0.666 ns) = 2.591 ns; Loc. = LCFF_X1_Y5_N15; Fanout = 3; REG Node = 'FSK_Demod:inst2\|cnt\[4\]'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.606 ns" { clk FSK_Demod:inst2|cnt[4] } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 18 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.651 ns ( 63.72 % ) " "Info: Total cell delay = 1.651 ns ( 63.72 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.940 ns ( 36.28 % ) " "Info: Total interconnect delay = 0.940 ns ( 36.28 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.591 ns" { clk FSK_Demod:inst2|cnt[4] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "2.591 ns" { clk {} clk~combout {} FSK_Demod:inst2|cnt[4] {} } { 0.000ns 0.000ns 0.940ns } { 0.000ns 0.985ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.573 ns" { clk FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[0] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.573 ns" { clk {} clk~combout {} FSK_Mod:inst1|FSK_out {} FSK_Mod:inst1|FSK_out~clkctrl {} FSK_Demod:inst2|m[0] {} } { 0.000ns 0.000ns 0.940ns 1.189ns 0.823ns } { 0.000ns 0.985ns 0.970ns 0.000ns 0.666ns } "" } } { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.591 ns" { clk FSK_Demod:inst2|cnt[4] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "2.591 ns" { clk {} clk~combout {} FSK_Demod:inst2|cnt[4] {} } { 0.000ns 0.000ns 0.940ns } { 0.000ns 0.985ns 0.666ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns - " "Info: - Micro clock to output delay of source is 0.304 ns" {  } { { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 18 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "2.939 ns - Shortest register register " "Info: - Shortest register to register delay is 2.939 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns FSK_Demod:inst2\|cnt\[4\] 1 REG LCFF_X1_Y5_N15 3 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X1_Y5_N15; Fanout = 3; REG Node = 'FSK_Demod:inst2\|cnt\[4\]'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "" { FSK_Demod:inst2|cnt[4] } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 18 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.650 ns) + CELL(0.206 ns) 0.856 ns FSK_Demod:inst2\|LessThan0~108 2 COMB LCCOMB_X1_Y5_N4 1 " "Info: 2: + IC(0.650 ns) + CELL(0.206 ns) = 0.856 ns; Loc. = LCCOMB_X1_Y5_N4; Fanout = 1; COMB Node = 'FSK_Demod:inst2\|LessThan0~108'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.856 ns" { FSK_Demod:inst2|cnt[4] FSK_Demod:inst2|LessThan0~108 } "NODE_NAME" } } { "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" "" { Text "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" 1621 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.362 ns) + CELL(0.370 ns) 1.588 ns FSK_Demod:inst2\|LessThan0~109 3 COMB LCCOMB_X1_Y5_N2 4 " "Info: 3: + IC(0.362 ns) + CELL(0.370 ns) = 1.588 ns; Loc. = LCCOMB_X1_Y5_N2; Fanout = 4; COMB Node = 'FSK_Demod:inst2\|LessThan0~109'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.732 ns" { FSK_Demod:inst2|LessThan0~108 FSK_Demod:inst2|LessThan0~109 } "NODE_NAME" } } { "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" "" { Text "d:/program files/altera/72/quartus/libraries/vhdl/synopsys/syn_arit.vhd" 1621 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.037 ns) + CELL(0.206 ns) 2.831 ns FSK_Demod:inst2\|m\[0\]~206 4 COMB LCCOMB_X1_Y5_N28 1 " "Info: 4: + IC(1.037 ns) + CELL(0.206 ns) = 2.831 ns; Loc. = LCCOMB_X1_Y5_N28; Fanout = 1; COMB Node = 'FSK_Demod:inst2\|m\[0\]~206'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "1.243 ns" { FSK_Demod:inst2|LessThan0~109 FSK_Demod:inst2|m[0]~206 } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 2.939 ns FSK_Demod:inst2\|m\[0\] 5 REG LCFF_X1_Y5_N29 3 " "Info: 5: + IC(0.000 ns) + CELL(0.108 ns) = 2.939 ns; Loc. = LCFF_X1_Y5_N29; Fanout = 3; REG Node = 'FSK_Demod:inst2\|m\[0\]'" {  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { FSK_Demod:inst2|m[0]~206 FSK_Demod:inst2|m[0] } "NODE_NAME" } } { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.890 ns ( 30.28 % ) " "Info: Total cell delay = 0.890 ns ( 30.28 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.049 ns ( 69.72 % ) " "Info: Total interconnect delay = 2.049 ns ( 69.72 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.939 ns" { FSK_Demod:inst2|cnt[4] FSK_Demod:inst2|LessThan0~108 FSK_Demod:inst2|LessThan0~109 FSK_Demod:inst2|m[0]~206 FSK_Demod:inst2|m[0] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "2.939 ns" { FSK_Demod:inst2|cnt[4] {} FSK_Demod:inst2|LessThan0~108 {} FSK_Demod:inst2|LessThan0~109 {} FSK_Demod:inst2|m[0]~206 {} FSK_Demod:inst2|m[0] {} } { 0.000ns 0.650ns 0.362ns 1.037ns 0.000ns } { 0.000ns 0.206ns 0.370ns 0.206ns 0.108ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.306 ns + " "Info: + Micro hold delay of destination is 0.306 ns" {  } { { "FSK_Demod.vhd" "" { Text "E:/My_Design/FPGA/FSK/FSK_Demod.vhd" 26 -1 0 } }  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "5.573 ns" { clk FSK_Mod:inst1|FSK_out FSK_Mod:inst1|FSK_out~clkctrl FSK_Demod:inst2|m[0] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "5.573 ns" { clk {} clk~combout {} FSK_Mod:inst1|FSK_out {} FSK_Mod:inst1|FSK_out~clkctrl {} FSK_Demod:inst2|m[0] {} } { 0.000ns 0.000ns 0.940ns 1.189ns 0.823ns } { 0.000ns 0.985ns 0.970ns 0.000ns 0.666ns } "" } } { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.591 ns" { clk FSK_Demod:inst2|cnt[4] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "2.591 ns" { clk {} clk~combout {} FSK_Demod:inst2|cnt[4] {} } { 0.000ns 0.000ns 0.940ns } { 0.000ns 0.985ns 0.666ns } "" } } { "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/altera/72/quartus/bin/TimingClosureFloorplan.fld" "" "2.939 ns" { FSK_Demod:inst2|cnt[4] FSK_Demod:inst2|LessThan0~108 FSK_Demod:inst2|LessThan0~109 FSK_Demod:inst2|m[0]~206 FSK_Demod:inst2|m[0] } "NODE_NAME" } } { "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "d:/program files/altera/72/quartus/bin/Technology_Viewer.qrui" "2.939 ns" { FSK_Demod:inst2|cnt[4] {} FSK_Demod:inst2|LessThan0~108 {} FSK_Demod:inst2|LessThan0~109 {} FSK_Demod:inst2|m[0]~206 {} FSK_Demod:inst2|m[0] {} } { 0.000ns 0.650ns 0.362ns 1.037ns 0.000ns } { 0.000ns 0.206ns 0.370ns 0.206ns 0.108ns } "" } }  } 0 0 "Found hold time violation between source  pin or register \"%1!s!\" and destination pin or register \"%2!s!\" for clock \"%3!s!\" (Hold time is %4!s!)" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本午夜一本久久久综合| 欧美激情中文字幕一区二区| 亚洲午夜久久久久久久久久久 | 中国av一区二区三区| 国产不卡在线播放| 久久精品亚洲精品国产欧美 | 在线不卡中文字幕| 日韩不卡一区二区三区| 精品999久久久| 丁香激情综合五月| 亚洲精品国产a久久久久久 | jlzzjlzz亚洲女人18| 一色屋精品亚洲香蕉网站| 欧洲中文字幕精品| 蜜桃精品在线观看| 国产日韩欧美精品电影三级在线| 成人性生交大片| 亚洲在线成人精品| 日韩三级在线观看| 丁香激情综合五月| 亚洲精品亚洲人成人网在线播放| 欧美日韩高清一区二区三区| 久久爱www久久做| 国产欧美一区二区精品婷婷| 一本大道综合伊人精品热热| 秋霞影院一区二区| 国产精品视频yy9299一区| 在线观看亚洲a| 国产精品一区在线观看你懂的| 亚洲美女少妇撒尿| 精品久久久久久亚洲综合网| 成人国产精品免费| 视频在线观看一区| 国产日韩成人精品| 欧美精品国产精品| 成人av一区二区三区| 奇米影视一区二区三区| 国产精品色在线观看| 777xxx欧美| 91丨porny丨户外露出| 免费成人美女在线观看| 亚洲欧洲av在线| 欧美成人精品福利| 欧美系列一区二区| 成人av网站免费| 韩国理伦片一区二区三区在线播放| 亚洲精品一二三区| 国产精品热久久久久夜色精品三区| 欧美日韩成人综合天天影院| 久久精品999| 国产91丝袜在线18| 亚洲精品一区二区三区福利| 99久久精品国产观看| 免费国产亚洲视频| 亚洲一区二区三区四区在线 | 粉嫩久久99精品久久久久久夜| 一区二区三区产品免费精品久久75| 久久综合狠狠综合| 欧美精品日韩一本| 91久久久免费一区二区| 成人激情动漫在线观看| 国产精品自在在线| 久久不见久久见免费视频1| 亚洲成人久久影院| 一级中文字幕一区二区| 中文字幕一区二区三区在线播放| 久久久久久久久久美女| 日韩欧美的一区| 欧美一区二区三区免费视频| 欧美在线|欧美| 色婷婷精品久久二区二区蜜臀av| 成人精品鲁一区一区二区| 国产一区 二区| 国产乱子轮精品视频| 久久国产精品99久久久久久老狼| 视频一区中文字幕| 日日夜夜精品视频天天综合网| 亚洲一区二区五区| 亚洲国产成人av好男人在线观看| 亚洲男人的天堂网| 亚洲女厕所小便bbb| 成人动漫一区二区三区| 国产91精品在线观看| 国产成人av网站| 成人永久免费视频| caoporm超碰国产精品| av男人天堂一区| 91久久线看在观草草青青| 在线观看亚洲精品| 欧美一区二区三区四区高清| 7777精品久久久大香线蕉| 欧美一区二区三区思思人| 欧美videossexotv100| 久久综合给合久久狠狠狠97色69| 久久久青草青青国产亚洲免观| 日本一区二区免费在线观看视频| 国产精品乱码一区二区三区软件 | 成人激情小说网站| 99久久精品国产一区二区三区| 色综合欧美在线视频区| 欧美日产国产精品| 精品欧美一区二区三区精品久久| 精品国产一区久久| 亚洲私人影院在线观看| 午夜视频在线观看一区二区三区| 美女mm1313爽爽久久久蜜臀| 国产盗摄女厕一区二区三区| 99国产精品国产精品毛片| 欧美系列亚洲系列| wwwwxxxxx欧美| 日韩伦理免费电影| 图片区小说区区亚洲影院| 国产一区三区三区| 91久久精品网| 精品国产乱码久久久久久夜甘婷婷| 欧美激情一区不卡| 性做久久久久久| 国产精品99久久久久久似苏梦涵| 色哟哟国产精品| 精品国偷自产国产一区| 自拍偷自拍亚洲精品播放| 人禽交欧美网站| 一本色道久久综合亚洲91| 欧美成人免费网站| 亚洲国产日韩a在线播放性色| 六月丁香婷婷色狠狠久久| 暴力调教一区二区三区| 欧美丰满少妇xxxbbb| 国产精品美女久久久久aⅴ国产馆| 亚洲国产综合人成综合网站| 国产精品夜夜爽| 这里是久久伊人| 亚洲男人的天堂在线aⅴ视频| 韩国一区二区在线观看| 欧美色图免费看| 国产欧美一区视频| 日韩av在线播放中文字幕| 成人激情校园春色| 亚洲精品在线一区二区| 日韩高清中文字幕一区| 91蜜桃婷婷狠狠久久综合9色| 精品人伦一区二区色婷婷| 亚洲电影在线播放| 99久久精品国产一区| 久久久精品免费免费| 日韩成人av影视| 欧美日韩精品一区二区天天拍小说| 中文字幕精品综合| 国产一区二区视频在线| 日韩一区二区免费在线电影 | 国产精品国产三级国产有无不卡 | 亚洲一区二区精品久久av| 国产成人亚洲综合a∨婷婷图片| 在线观看一区二区视频| ...av二区三区久久精品| 国产丶欧美丶日本不卡视频| 欧美成人r级一区二区三区| 亚洲va欧美va人人爽午夜| 91原创在线视频| 亚洲图片你懂的| 91亚洲精品久久久蜜桃| 国产精品久久久久影院色老大| 国产不卡视频在线播放| 久久嫩草精品久久久精品| 久久精品国产亚洲高清剧情介绍| 7777精品伊人久久久大香线蕉经典版下载 | 国产在线精品免费| 日韩一区二区三区免费看 | 久久久久久久久久电影| 麻豆国产一区二区| 日韩一级免费观看| 激情五月婷婷综合| 久久夜色精品一区| 国产久卡久卡久卡久卡视频精品| 精品电影一区二区| 国产一区二区三区在线观看免费| 精品少妇一区二区三区日产乱码 | www.亚洲激情.com| 中文字幕日本乱码精品影院| 99国产精品久| 亚洲午夜精品网| 欧美区一区二区三区| 蜜桃一区二区三区在线| 欧美videossexotv100| 国产福利一区二区三区视频 | 一区二区三区四区不卡视频| 色综合久久久久| 性久久久久久久久| 精品精品国产高清a毛片牛牛| 国产成人精品免费网站| 亚洲人成亚洲人成在线观看图片 | 日韩片之四级片| 国产精品乡下勾搭老头1| 中文字幕亚洲不卡| 91激情在线视频| 午夜精品久久久久| 久久久久久**毛片大全| 99re热视频精品| 肉色丝袜一区二区| 久久久午夜精品|