亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? tb_mc8051_tmrctr_sim.vhd

?? mc8051內(nèi)核,VHDL程序,內(nèi)有說明,超詳細.
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
---------------------------------------------------------------------------------                                                                           ----          X       X   XXXXXX    XXXXXX    XXXXXX    XXXXXX      X          ----          XX     XX  X      X  X      X  X      X  X           XX          ----          X X   X X  X         X      X  X      X  X          X X          ----          X  X X  X  X         X      X  X      X  X         X  X          ----          X   X   X  X          XXXXXX   X      X   XXXXXX      X          ----          X       X  X         X      X  X      X         X     X          ----          X       X  X         X      X  X      X         X     X          ----          X       X  X      X  X      X  X      X         X     X          ----          X       X   XXXXXX    XXXXXX    XXXXXX    XXXXXX      X          ----                                                                           ----                                                                           ----                       O R E G A N O   S Y S T E M S                       ----                                                                           ----                            Design & Consulting                            ----                                                                           -----------------------------------------------------------------------------------                                                                           ----         Web:           http://www.oregano.at/                             ----                                                                           ----         Contact:       mc8051@oregano.at                                  ----                                                                           -----------------------------------------------------------------------------------                                                                           ----  MC8051 - VHDL 8051 Microcontroller IP Core                               ----  Copyright (C) 2001 OREGANO SYSTEMS                                       ----                                                                           ----  This library is free software; you can redistribute it and/or            ----  modify it under the terms of the GNU Lesser General Public               ----  License as published by the Free Software Foundation; either             ----  version 2.1 of the License, or (at your option) any later version.       ----                                                                           ----  This library is distributed in the hope that it will be useful,          ----  but WITHOUT ANY WARRANTY; without even the implied warranty of           ----  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU        ----  Lesser General Public License for more details.                          ----                                                                           ----  Full details of the license can be found in the file LGPL.TXT.           ----                                                                           ----  You should have received a copy of the GNU Lesser General Public         ----  License along with this library; if not, write to the Free Software      ----  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA  ----                                                                           ---------------------------------------------------------------------------------------         Author:                 Roland H鰈ler----         Filename:               tb_mc8051_tmrctr_sim.vhd----         Date of Creation:       Mon Aug  9 12:14:48 1999----         Version:                $Revision: 1.3 $----         Date of Latest Version: $Date: 2002/01/07 12:16:57 $------         Description: Module level testbench for the timer/counter unit.---------------------------------------------------------------------------------------architecture sim of tb_mc8051_tmrctr is  type mode is (MODE0_timer,                MODE0_timer_interrupt,                MODE0_counter,                MODE0_counter_interrupt,                MODE1_timer,                MODE1_timer_interrupt,                MODE1_counter,                MODE1_counter_interrupt,                MODE2_timer,                MODE2_timer_interrupt,                MODE2_counter,                MODE2_counter_interrupt,                MODE3_timer,                MODE3_timer_interrupt,                MODE3_counter,                MODE3_counter_interrupt,                SIMULATION_ERROR);    signal s_tmod,           s_th0_out,           s_tl0_out,           s_th1_out,           s_tl1_out,           s_reload: std_logic_vector(7 downto 0);        signal clk,           reset,           s_int0,           s_int1,           s_t0,           s_t1,           s_tcon_tr0,           s_tcon_tr1,           s_tf0,           s_tf1,           s_wt_en: std_logic;        signal tmr_ctr0, tmr_ctr1: mode;    signal s_wt : std_logic_vector (1 downto 0);        begin  i_mc8051_tmrctr : mc8051_tmrctr    port map (clk        => clk,  	-- tmrctr inputs              reset      => reset,              int0_i     => s_int0,              int1_i     => s_int1,              t0_i       => s_t0,              t1_i       => s_t1,              tmod_i     => s_tmod,              tcon_tr0_i => s_tcon_tr0,              tcon_tr1_i => s_tcon_tr1,              reload_i   => s_reload,              wt_en_i    => s_wt_en,              wt_i       => s_wt,              th0_o => s_th0_out,  	-- tmrctr outputs              tl0_o => s_tl0_out,              th1_o => s_th1_out,              tl1_o => s_tl1_out,              tf0_o => s_tf0,              tf1_o => s_tf1);p_run: processbegin--------------------------------------------------------------------------------- set start values and perform reset-------------------------------------------------------------------------------    s_tmod <= conv_std_logic_vector(0,8);    s_tcon_tr0 <= '0';        s_tcon_tr1 <= '0';    s_wt <= conv_std_logic_vector(0,2);    s_wt_en <= '0';    s_reload <= conv_std_logic_vector(0,8);       -- reload value    reset <= '1';    wait for one_period + one_period/2 + 5 ns ;    reset <= '0';    --------------------------------------------------------------------------------- Testing MODE 0---------------------------------------------------------------------------------------------------------------------------------------------------------------- set the two timer/counters in mode 0 as timers-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(253,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(253,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(2,2);         -- TH0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(3,2);         -- TH1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt_en <= '0';        s_tmod <= conv_std_logic_vector(0,8);       -- "00000000"    s_tcon_tr0 <= '1';        s_tcon_tr1 <= '1';    wait for one_period * 80;    --------------------------------------------------------------------------------- set the two timer/counters in mode 0 as counters-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(2,2);         -- TH0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(3,2);         -- TH1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt_en <= '0';        s_tmod <= conv_std_logic_vector(68,8);      -- "01000100"    s_tcon_tr0 <= '1';        s_tcon_tr1 <= '1';    wait for one_period * 640;    s_tcon_tr0 <= '0';        s_tcon_tr1 <= '0';    wait for one_period * 4;--------------------------------------------------------------------------------- set the two timer/counters in mode 0 as counters using interrupt inputs-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(253,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(253,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(2,2);         -- TH0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(3,2);         -- TH1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt_en <= '0';        s_tmod <= conv_std_logic_vector(204,8);     -- "11001100"    s_tcon_tr0 <= '1';        s_tcon_tr1 <= '1';    wait for one_period * 960;    s_tcon_tr0 <= '0';        s_tcon_tr1 <= '0';    wait for one_period * 4;    --------------------------------------------------------------------------------- set the two timer/counters in mode 0 as timers using interrupt inputs-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(2,2);         -- TH0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(3,2);         -- TH1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(31,8);    -- reload value    wait for one_period;    s_wt_en <= '0';        s_tmod <= conv_std_logic_vector(136,8);     -- "10001000"    s_tcon_tr0 <= '1';        s_tcon_tr1 <= '1';    wait for one_period * 640;    s_tcon_tr0 <= '0';        s_tcon_tr1 <= '0';    wait for one_period * 4;    --------------------------------------------------------------------------------- Testing MODE 1---------------------------------------------------------------------------------------------------------------------------------------------------------------- set the two timer/counters in mode 1 as timers-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(2,2);         -- TH0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(255,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(3,2);         -- TH1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(255,8);   -- reload value    wait for one_period;    s_wt_en <= '0';        s_tmod <= conv_std_logic_vector(17,8);      -- "00010001"    s_tcon_tr0 <= '1';        s_tcon_tr1 <= '1';    wait for one_period * 640;    s_tcon_tr0 <= '0';        s_tcon_tr1 <= '0';    wait for one_period * 4;--------------------------------------------------------------------------------- set the two timer/counters in mode 1 as counters-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(254,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(254,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(2,2);         -- TH0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(255,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(3,2);         -- TH1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(255,8);   -- reload value    wait for one_period;    s_wt_en <= '0';        s_tmod <= conv_std_logic_vector(85,8);      -- "01010101"    s_tcon_tr0 <= '1';        s_tcon_tr1 <= '1';    wait for one_period * 960;    s_tcon_tr0 <= '0';        s_tcon_tr1 <= '0';    wait for one_period * 4;--------------------------------------------------------------------------------- set the two timer/counters in mode 1 as counters using interrupt inputs-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(2,2);         -- TH0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(255,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(3,2);         -- TH1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(255,8);   -- reload value    wait for one_period;    s_wt_en <= '0';        s_tmod <= conv_std_logic_vector(221,8);     -- "11011101"    s_tcon_tr0 <= '1';        s_tcon_tr1 <= '1';    wait for one_period * 1280;    s_tcon_tr0 <= '0';        s_tcon_tr1 <= '0';    wait for one_period * 4;    --------------------------------------------------------------------------------- set the two timer/counters in mode 1 as timers using interrupt inputs-------------------------------------------------------------------------------    -- Perform reloads of tmr/ctr registers    s_wt <= conv_std_logic_vector(0,2);         -- TL0    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value    wait for one_period;    s_wt <= conv_std_logic_vector(1,2);         -- TL1    s_wt_en <= '1';    s_reload <= conv_std_logic_vector(252,8);   -- reload value

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲网友自拍偷拍| 国产成人精品一区二区三区四区 | 一卡二卡欧美日韩| 午夜精品视频一区| 国产白丝网站精品污在线入口| 欧美制服丝袜第一页| 久久欧美中文字幕| 亚洲综合视频网| 从欧美一区二区三区| 日韩欧美美女一区二区三区| 国产精品国产三级国产aⅴ中文| 日本不卡中文字幕| 色婷婷国产精品久久包臀| 337p日本欧洲亚洲大胆色噜噜| 一区二区三区四区蜜桃| 成人午夜激情影院| 精品国产青草久久久久福利| 婷婷成人激情在线网| 成人激情免费电影网址| 欧美电影免费观看高清完整版| 亚洲精品乱码久久久久久久久 | 成人国产在线观看| 精品国产伦一区二区三区观看方式 | 蜜桃av噜噜一区二区三区小说| 99热精品国产| 国产精品丝袜在线| 极品美女销魂一区二区三区| 91麻豆精品国产91久久久使用方法| 综合亚洲深深色噜噜狠狠网站| 国产精品996| 欧美mv和日韩mv的网站| 免费人成在线不卡| 欧美一区二区视频免费观看| 婷婷中文字幕综合| 欧美乱妇一区二区三区不卡视频| 国产精品欧美一区二区三区| 国产黄色精品网站| 久久综合久久鬼色中文字| 蜜桃视频一区二区三区| 欧美日韩国产首页| 亚洲国产精品久久不卡毛片| 91电影在线观看| 亚洲色图视频网| 97精品久久久午夜一区二区三区| 国产精品理伦片| 99视频精品在线| 亚洲日本在线天堂| 91成人免费在线| 亚洲地区一二三色| 欧美精品v国产精品v日韩精品| 婷婷开心激情综合| 日韩精品一区二区三区在线播放 | 一级特黄大欧美久久久| 欧美日韩免费电影| 日本视频一区二区三区| 精品国产成人在线影院| 丁香啪啪综合成人亚洲小说| 136国产福利精品导航| 91成人看片片| 全国精品久久少妇| 国产亚洲一区二区在线观看| 99久久99久久精品免费看蜜桃| 亚洲一区二区五区| 日韩精品一区国产麻豆| 成人午夜精品在线| 亚洲国产精品一区二区久久| 欧美成人r级一区二区三区| 国产成人免费高清| 一区二区三区不卡在线观看| 精品国产一区二区三区四区四| eeuss鲁片一区二区三区 | 欧美在线播放高清精品| 美美哒免费高清在线观看视频一区二区 | 91九色最新地址| 麻豆精品视频在线观看| 国产精品国产三级国产aⅴ中文| 欧美日韩亚洲综合在线 | 欧美激情一区三区| 色视频欧美一区二区三区| 免费看日韩a级影片| 国产精品全国免费观看高清 | 国产丶欧美丶日本不卡视频| 一区二区在线观看视频 | 六月丁香婷婷色狠狠久久| 欧美激情综合五月色丁香小说| 欧美日韩在线三区| 成人app网站| 美国十次综合导航| 亚洲午夜精品网| 久久看人人爽人人| 在线不卡免费欧美| 99久久久久久99| 国产真实乱偷精品视频免| 亚洲第一成年网| 一区在线播放视频| 国产亚洲欧美色| 欧美一三区三区四区免费在线看 | 中文字幕一区二区在线观看| 精品久久久网站| 欧美日韩亚洲另类| 色综合久久中文字幕| 国产不卡视频一区| 国内精品嫩模私拍在线| 视频一区视频二区中文字幕| 亚洲色图欧美在线| 欧美极品美女视频| 久久久国产午夜精品| 日韩你懂的在线播放| 3d动漫精品啪啪一区二区竹菊| 在线免费观看成人短视频| www.激情成人| 成人动漫一区二区在线| 国产传媒一区在线| 久久97超碰国产精品超碰| 免费在线观看一区| 日韩成人伦理电影在线观看| 午夜精彩视频在线观看不卡| 亚洲大片免费看| 亚洲一区二区在线观看视频| 亚洲综合色网站| 亚洲资源中文字幕| 亚洲午夜激情网页| 午夜精品久久久久| 奇米色一区二区三区四区| 日日夜夜一区二区| 日韩av高清在线观看| 免费观看成人鲁鲁鲁鲁鲁视频| 日韩av中文字幕一区二区| 日韩精彩视频在线观看| 美日韩一级片在线观看| 久久成人免费网| 国产福利91精品一区二区三区| 国产成人av电影在线观看| 成人综合婷婷国产精品久久 | 韩日av一区二区| 国产最新精品精品你懂的| 国产91综合一区在线观看| 成人18视频日本| 色88888久久久久久影院按摩 | 午夜欧美视频在线观看| 奇米影视在线99精品| 国产成人综合网| 91亚洲精品久久久蜜桃网站 | 亚洲第一激情av| 蜜臀久久99精品久久久画质超高清| 久久99久久精品| 成人爱爱电影网址| 在线观看亚洲精品| 欧美一区二区视频观看视频| 久久九九国产精品| 亚洲免费观看高清完整版在线观看 | 国产色综合久久| 亚洲精品免费在线观看| 蜜桃视频一区二区| av男人天堂一区| 欧美日韩的一区二区| 久久精品人人做人人爽人人| 亚洲视频免费看| 日本va欧美va欧美va精品| 成人看片黄a免费看在线| 欧美伦理电影网| 国产精品视频一二三| 日韩精品欧美精品| 床上的激情91.| 91精品国产综合久久精品性色| 国产午夜精品美女毛片视频| 亚洲国产精品一区二区www在线| 国产一区视频导航| 色婷婷国产精品| 久久精品一区二区| 石原莉奈一区二区三区在线观看| 成人免费看的视频| 日韩免费一区二区三区在线播放| 亚洲免费观看高清| 国产福利视频一区二区三区| 777奇米四色成人影色区| 国产精品麻豆一区二区| 精品在线播放午夜| 欧美日韩三级在线| 亚洲欧洲精品一区二区三区不卡| 麻豆91在线播放免费| 欧美性猛交xxxxxxxx| 亚洲男人都懂的| 不卡一区在线观看| 精品动漫一区二区三区在线观看| 亚洲福中文字幕伊人影院| 91丝袜呻吟高潮美腿白嫩在线观看| 精品国产乱码久久久久久免费| 丝袜美腿亚洲综合| 欧美午夜不卡视频| 亚洲欧洲精品一区二区三区| 国产精品亚洲一区二区三区妖精| 欧美剧情电影在线观看完整版免费励志电影 | 欧美伊人久久大香线蕉综合69| 最新日韩av在线| 成人黄色大片在线观看| 欧美激情综合在线| 国产成人av在线影院| 久久精品一区蜜桃臀影院| 国精产品一区一区三区mba视频|