亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mc8051_siu_rtl.vhd

?? mc8051內核,VHDL程序,內有說明,超詳細.
?? VHD
?? 第 1 頁 / 共 4 頁
字號:
---------------------------------------------------------------------------------                                                                           ----          X       X   XXXXXX    XXXXXX    XXXXXX    XXXXXX      X          ----          XX     XX  X      X  X      X  X      X  X           XX          ----          X X   X X  X         X      X  X      X  X          X X          ----          X  X X  X  X         X      X  X      X  X         X  X          ----          X   X   X  X          XXXXXX   X      X   XXXXXX      X          ----          X       X  X         X      X  X      X         X     X          ----          X       X  X         X      X  X      X         X     X          ----          X       X  X      X  X      X  X      X         X     X          ----          X       X   XXXXXX    XXXXXX    XXXXXX    XXXXXX      X          ----                                                                           ----                                                                           ----                       O R E G A N O   S Y S T E M S                       ----                                                                           ----                            Design & Consulting                            ----                                                                           -----------------------------------------------------------------------------------                                                                           ----         Web:           http://www.oregano.at/                             ----                                                                           ----         Contact:       mc8051@oregano.at                                  ----                                                                           -----------------------------------------------------------------------------------                                                                           ----  MC8051 - VHDL 8051 Microcontroller IP Core                               ----  Copyright (C) 2001 OREGANO SYSTEMS                                       ----                                                                           ----  This library is free software; you can redistribute it and/or            ----  modify it under the terms of the GNU Lesser General Public               ----  License as published by the Free Software Foundation; either             ----  version 2.1 of the License, or (at your option) any later version.       ----                                                                           ----  This library is distributed in the hope that it will be useful,          ----  but WITHOUT ANY WARRANTY; without even the implied warranty of           ----  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU        ----  Lesser General Public License for more details.                          ----                                                                           ----  Full details of the license can be found in the file LGPL.TXT.           ----                                                                           ----  You should have received a copy of the GNU Lesser General Public         ----  License along with this library; if not, write to the Free Software      ----  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA  ----                                                                           ---------------------------------------------------------------------------------------         Author:                 Roland H鰈ler----         Filename:               mc8051_siu_rtl.vhd----         Date of Creation:       Mon Aug  9 12:14:48 1999----         Version:                $Revision: 1.7 $----         Date of Latest Version: $Date: 2002/01/30 16:42:16 $------         Description: Serial interface unit for the mc8051 microcontroller.---------------------------------------------------------------------------------------architecture rtl of mc8051_siu is  signal s_pre_count    : unsigned(5 downto 0);  -- these three signals provide  signal s_m0_shift_en  : std_logic;             -- masks out every sixteenth                                                 -- rising edge of clk  signal s_m2_shift_en  : std_logic;             -- mode 2 shift enable  signal s_m13_shift_en : std_logic;             -- mode 1 and 3 shift enable  signal s_ff0          : std_logic;             -- flipflop for edge dedection  signal s_ff1          : std_logic;             -- flipflop for edge dedection  signal s_tf           : std_logic;             -- synchronised timer flag  signal s_mode         : unsigned(1 downto 0);  -- mode  signal s_sm2          : std_logic;             -- multi processor comm. bit  signal s_detect       : std_logic;             -- indicates start of recept.   signal s_ren          : std_logic;             -- receive enable  signal s_rxd_val      : std_logic;             -- received data bit  signal s_txdm0        : std_logic;             -- shift clock for m0  signal s_ri           : std_logic;             -- external receive interrupt   signal s_trans        : std_logic;             -- enable transmission   signal s_recv_done    : std_logic;             -- receive interrupt  signal s_tran_done    : std_logic;             -- transmit interrupt  signal s_rb8          : std_logic;             -- 8th data bit  signal s_tb8          : std_logic;             -- 8th data bit  signal s_recv_state   : unsigned(3 downto 0);  -- state reg. of receive unit  signal s_tran_state   : unsigned(3 downto 0);  -- state reg. of transmit unit  signal s_rxd_ff0      : std_logic;             -- sample flip-flop  signal s_rxd_ff1      : std_logic;             -- sample flip-flop  signal s_rxd_ff2      : std_logic;             -- sample flip-flop  signal s_det_ff0      : std_logic;             -- rec. detect flip-flop  signal s_det_ff1      : std_logic;             -- rec. detect flip-flop  signal s_tran_sh      : unsigned(10 downto 0); -- transmission shift register  signal s_recv_sh      : unsigned(7 downto 0);  -- reception shift register  signal s_recv_buf     : unsigned(7 downto 0);  -- reception buffer register  signal s_m13_ff0      : std_logic;             -- generates an enable singal  signal s_m13_ff1      : std_logic;             -- generates an enable singal  begin                 -- architecture rtl      s_mode(1) <= scon_i(4);               -- defines the 4 operating modes  s_mode(0) <= scon_i(3);   s_ren  <= scon_i(1);                  -- receive enable  s_sm2  <= scon_i(2);                  -- 1 time or half time baud rate  s_tb8  <= scon_i(0);                  -- 8th data bit for transmission  s_ri   <= scon_i(5);                  -- the receive interrupt bit of the                                        -- control unit  sbuf_o <= std_logic_vector(s_recv_buf);  -- the receive buffer output  scon_o(0) <= s_recv_done;             -- set when reception is completed  scon_o(1) <= s_tran_done;             -- set when transmission is completed  scon_o(2) <= s_rb8;                   -- 8th data bit of reception  -------------------------------------------------------------------------------  -- The two flip flops are updated every rising clock edge of clk.  -- If a rising edge  -- on the port tf_i is dedected the signal s_tf is set to 1 for one period.  --  -- The transmission start signal s_trans is generated and held high till  -- the statemachine has been launched with its first shift.  --  -- The shift clock for mode0 is generated. It toggles with the half  -- s_m0_shift_en rate.    s_tf <= '1' when (s_ff0 = '1' and s_ff1 = '0') else '0';        p_sample_tf: process (clk,                        reset)          begin      if reset = '1' then        s_ff0 <= '0';        s_ff1 <= '0';        s_trans <= '0';      else        if clk'event and clk = '1' then          s_ff0 <= tf_i;          s_ff1 <= s_ff0;                    if trans_i = '1' then            s_trans <= '1';          else            case s_mode is              when ("00") =>                if s_m0_shift_en = '1' then                  s_trans <= '0';                end if;              when ("01") =>                 if s_m13_shift_en = '1' then                  s_trans <= '0';                end if;              when ("10") =>                 if s_m2_shift_en = '1' then                  s_trans <= '0';                end if;              when others =>                 if s_m13_shift_en = '1' then                  s_trans <= '0';                end if;            end case;          end if;        end if;          end if;      end process p_sample_tf;      -------------------------------------------------------------------------------  -- The register s_pre_count is driven with the system clock clk. So a  -- good enable signal (which is stable when clk has its rising edge) can be  -- derived to mask out every pulse of clk needed.  -- s_m0_shift_en activates every sixteenth clock cycle  -- s_m2_shift_en activates baud rates of 1/32 or 1/64 the clock frequenzy  -- depending on signal smod_i  -- s_m13_shift_en activates baud rates depending on timer/counter1 flag        s_m0_shift_en <= '1' when s_pre_count(3 downto 0) = conv_unsigned(15,5)                   else '0';  s_m2_shift_en <= '1' when (s_pre_count(4 downto 0) = conv_unsigned(31,5) and                             smod_i = '1') or                            (s_pre_count = conv_unsigned(63,6) and                             smod_i = '0')                   else '0';  s_m13_shift_en <= '1' when s_m13_ff0 = '1' and s_m13_ff1 = '0' else '0';        p_divide_clk: process (clk, reset)        begin      if reset = '1' then        s_pre_count <= conv_unsigned(0,6);        s_m13_ff0 <= '0';        s_m13_ff1 <= '0';      else        if clk'event and clk='1' then                     s_m13_ff1 <= s_m13_ff0;                  if smod_i = '1' then            if s_pre_count(3 downto 0) = conv_unsigned(15,4) then              s_m13_ff0 <= '1';            else              s_m13_ff0 <= '0';            end if;          else            if s_pre_count(4 downto 0) = conv_unsigned(31,5) then              s_m13_ff0 <= '1';            else              s_m13_ff0 <= '0';            end if;                        end if;                      if s_detect = '1' then            s_pre_count <= conv_unsigned(0,6);          else            if s_mode=conv_unsigned(0,2) or s_mode=conv_unsigned(2,2) then               s_pre_count <= s_pre_count + conv_unsigned(1,1);            else              if s_tf = '1' then                s_pre_count <= s_pre_count + conv_unsigned(1,1);                end if;            end if;                        end if;        end if;      end if;      end process p_divide_clk;-------------------------------------------------------------------------------  -- This section samples the serial input for data detection, that is a  -- 1-to-0 transition at rxd in state "0000".  -- In all other states this unit reads the data bits depending on the baud  -- rate. In mode0 this section is not active.  s_detect <= '1' when s_det_ff0 = '0' and s_det_ff1 = '1' else '0';   s_rxd_val <= '1' when (s_rxd_ff0 = '1' and s_rxd_ff1 = '1') or                        (s_rxd_ff0 = '1' and s_rxd_ff2 = '1') or                        (s_rxd_ff1 = '1' and s_rxd_ff2 = '1') else '0';                 p_sample_rx: process (clk,                        reset)      begin    if reset = '1' then      s_rxd_ff0 <= '0';      s_rxd_ff1 <= '0';      s_rxd_ff2 <= '0';      s_det_ff0 <= '0';      s_det_ff1 <= '0';    else      if clk'event and clk='1' then                  if s_recv_state = conv_unsigned(0,4) then   -- state "0000" means          if s_ren = '1' then                       -- to listen for a 1 to 0            case s_mode is                          -- transition              when ("01") | ("11") =>                 if smod_i = '1' then                  if s_tf = '1' then                    s_det_ff0 <= rxd_i;                      s_det_ff1 <= s_det_ff0;                  end if;                else                  if s_pre_count(0) = '1' then                    s_det_ff0 <= rxd_i;                      s_det_ff1 <= s_det_ff0;                                      end if;                end if;              when ("10") =>                if smod_i = '1' then                  if s_pre_count(0) = '1' then                    s_det_ff0 <= rxd_i;                      s_det_ff1 <= s_det_ff0;                  end if;                else                  if s_pre_count(1) = '1' then                    s_det_ff0 <= rxd_i;                      s_det_ff1 <= s_det_ff0;                                      end if;                end if;              when others =>                null;            end case;          else            s_det_ff0 <= '0';            s_det_ff1 <= '0';                        end if;        else                                        -- in all other states

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩国产一区二| av福利精品导航| 成人午夜在线免费| 欧美久久一二区| 国产精品女同一区二区三区| 日本不卡的三区四区五区| 成人开心网精品视频| 欧美一区二区久久| 亚洲精品日日夜夜| 不卡视频在线看| 久久久久久影视| 日本亚洲视频在线| 欧美三区免费完整视频在线观看| 欧美经典三级视频一区二区三区| 免费国产亚洲视频| 欧美肥妇毛茸茸| 夜夜嗨av一区二区三区中文字幕| aaa亚洲精品一二三区| 国产亲近乱来精品视频| 麻豆精品一区二区三区| 91精品国产入口| 亚洲bdsm女犯bdsm网站| 在线视频你懂得一区二区三区| 欧美国产日韩亚洲一区| 久久国产精品区| 91精品国产综合久久小美女| 天天色 色综合| 91精品国产手机| 免费看黄色91| 久久综合九色综合97婷婷| 狂野欧美性猛交blacked| 国产精品女同互慰在线看| 国产精品亲子乱子伦xxxx裸| 国产精品综合在线视频| 精品国产一区二区国模嫣然| 蜜臀av一区二区| 欧美一二三四区在线| 日一区二区三区| 欧美一区二区三区免费观看视频| 日韩精品一二三区| 99re成人精品视频| 亚洲欧美激情视频在线观看一区二区三区| 国产成人免费xxxxxxxx| 久久综合精品国产一区二区三区| 国产美女主播视频一区| 国产精品人妖ts系列视频| 91蜜桃视频在线| 日韩精品久久理论片| 欧美精品少妇一区二区三区| 亚洲国产一区二区三区青草影视| 欧美久久久久中文字幕| 美女在线一区二区| 中文子幕无线码一区tr| 99热精品一区二区| 五月婷婷久久综合| 久久综合久久综合久久综合| 欧洲国内综合视频| 亚洲一二三四久久| 欧美岛国在线观看| av午夜一区麻豆| 午夜精品免费在线| 国产欧美一区二区三区网站| 91热门视频在线观看| 强制捆绑调教一区二区| 中文字幕av不卡| 欧美日韩第一区日日骚| 国产美女视频91| 亚洲国产欧美在线| 久久亚洲春色中文字幕久久久| 99re这里只有精品首页| 另类的小说在线视频另类成人小视频在线| 久久精品亚洲麻豆av一区二区 | 国内精品伊人久久久久av一坑| 国产欧美一二三区| 欧美日韩免费观看一区二区三区 | 久久综合色一综合色88| 91久久奴性调教| 国产乱码一区二区三区| 天堂影院一区二区| 国产精品对白交换视频 | 日日夜夜免费精品视频| 国产精品美女视频| 日韩视频免费直播| 色婷婷av一区| 丝袜a∨在线一区二区三区不卡| 久久久久久久久伊人| 欧美日韩三级一区| 成人激情午夜影院| 国内精品嫩模私拍在线| 中文字幕免费观看一区| 精品国产髙清在线看国产毛片| 欧美午夜精品免费| 91丨porny丨户外露出| 国产精品1区2区| 亚洲成人激情av| 亚洲精品久久久蜜桃| 国产精品热久久久久夜色精品三区| 91麻豆精品91久久久久同性| 欧美午夜精品免费| 色呦呦日韩精品| 91视频一区二区| 在线这里只有精品| 成人午夜在线免费| 成人午夜大片免费观看| 大陆成人av片| 成人激情免费电影网址| 国产精品自在在线| 国产一区二区三区蝌蚪| 蜜桃久久av一区| 久久精品国产秦先生| 蜜臀av性久久久久蜜臀aⅴ四虎 | 欧美嫩在线观看| 欧美视频日韩视频在线观看| 91国产丝袜在线播放| 99精品在线观看视频| 91首页免费视频| 欧美中文字幕亚洲一区二区va在线| 91在线精品一区二区三区| 成人看片黄a免费看在线| 国产精品一区二区黑丝| 国产成人无遮挡在线视频| 久久激五月天综合精品| 韩国欧美一区二区| 国产精品一区一区| 成人av综合一区| 国产不卡在线播放| 91亚洲午夜精品久久久久久| 91免费观看视频在线| 在线观看av一区二区| 91麻豆精品国产综合久久久久久 | 免费视频最近日韩| 麻豆免费精品视频| 成人综合在线观看| 91猫先生在线| 在线91免费看| 久久伊人中文字幕| 亚洲视频图片小说| 婷婷开心久久网| 国产一区二区三区在线观看精品| 大美女一区二区三区| 精品美女在线观看| 4hu四虎永久在线影院成人| 在线一区二区观看| 制服丝袜国产精品| 久久综合中文字幕| 亚洲国产精品高清| 亚洲欧美国产77777| 奇米影视一区二区三区| 国产精品一区二区91| 色老综合老女人久久久| 日韩欧美一区电影| 久久九九久久九九| 亚洲一区二区在线视频| 蜜臀国产一区二区三区在线播放 | 国产99精品国产| 91亚洲国产成人精品一区二三| 欧美精品久久久久久久多人混战| 日韩精品在线一区| 亚洲摸摸操操av| 国产麻豆午夜三级精品| 欧美日产在线观看| 一色屋精品亚洲香蕉网站| 免费一级片91| 高清beeg欧美| 欧美在线一区二区| 2020国产精品久久精品美国| 一区二区激情视频| 国产风韵犹存在线视精品| 欧美片网站yy| 亚洲天堂成人在线观看| 国产精品一二三在| 欧美一级搡bbbb搡bbbb| 一区二区久久久久久| 成人激情午夜影院| 久久色在线视频| 免费成人美女在线观看| 欧美午夜在线一二页| 亚洲青青青在线视频| 国产成人在线观看免费网站| 日韩午夜在线观看视频| 亚洲国产日韩a在线播放性色| 成人免费va视频| 久久九九全国免费| 韩国三级在线一区| 日韩欧美电影在线| 日韩中文字幕一区二区三区| 色婷婷激情久久| 亚洲另类春色校园小说| 99久久婷婷国产综合精品电影| 国产日韩三级在线| 国产一区在线观看视频| 亚洲成a人片在线观看中文| 粉嫩高潮美女一区二区三区| 精品少妇一区二区三区| 毛片av中文字幕一区二区| 欧美一区二区三区播放老司机| 日韩va亚洲va欧美va久久| 制服.丝袜.亚洲.另类.中文| 午夜欧美一区二区三区在线播放| 在线亚洲人成电影网站色www|