亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? lab4.sim.rpt

?? 用VHDL編譯的源代碼
?? RPT
字號:
Simulator report for lab4
Thu Sep 25 06:11:34 2008
Quartus II Version 8.0 Build 231 07/10/2008 Service Pack 1 SJ Web Edition


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Simulator Summary
  3. Simulator Settings
  4. Simulation Waveforms
  5. Coverage Summary
  6. Complete 1/0-Value Coverage
  7. Missing 1-Value Coverage
  8. Missing 0-Value Coverage
  9. Simulator INI Usage
 10. Simulator Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2008 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+--------------------------------------------+
; Simulator Summary                          ;
+-----------------------------+--------------+
; Type                        ; Value        ;
+-----------------------------+--------------+
; Simulation Start Time       ; 0 ps         ;
; Simulation End Time         ; 1.0 us       ;
; Simulation Netlist Size     ; 71 nodes     ;
; Simulation Coverage         ;     100.00 % ;
; Total Number of Transitions ; 6296         ;
; Simulation Breakpoints      ; 0            ;
; Family                      ; Cyclone II   ;
; Device                      ; EP2C20F484C7 ;
+-----------------------------+--------------+


+-------------------------------------------------------------------------------------------------------------------------+
; Simulator Settings                                                                                                      ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Option                                                                                     ; Setting    ; Default Value ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Simulation mode                                                                            ; Timing     ; Timing        ;
; Start time                                                                                 ; 0 ns       ; 0 ns          ;
; Simulation results format                                                                  ; CVWF       ;               ;
; Add pins automatically to simulation output waveforms                                      ; On         ; On            ;
; Check outputs                                                                              ; Off        ; Off           ;
; Report simulation coverage                                                                 ; On         ; On            ;
; Display complete 1/0 value coverage report                                                 ; On         ; On            ;
; Display missing 1-value coverage report                                                    ; On         ; On            ;
; Display missing 0-value coverage report                                                    ; On         ; On            ;
; Detect setup and hold time violations                                                      ; Off        ; Off           ;
; Detect glitches                                                                            ; Off        ; Off           ;
; Disable timing delays in Timing Simulation                                                 ; Off        ; Off           ;
; Generate Signal Activity File                                                              ; Off        ; Off           ;
; Generate VCD File for PowerPlay Power Analyzer                                             ; Off        ; Off           ;
; Group bus channels in simulation results                                                   ; Off        ; Off           ;
; Preserve fewer signal transitions to reduce memory requirements                            ; On         ; On            ;
; Trigger vector comparison with the specified mode                                          ; INPUT_EDGE ; INPUT_EDGE    ;
; Disable setup and hold time violations detection in input registers of bi-directional pins ; Off        ; Off           ;
; Overwrite Waveform Inputs With Simulation Outputs                                          ; Off        ;               ;
; Perform Glitch Filtering in Timing Simulation                                              ; Auto       ; Auto          ;
+--------------------------------------------------------------------------------------------+------------+---------------+


+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.


+--------------------------------------------------------------------+
; Coverage Summary                                                   ;
+-----------------------------------------------------+--------------+
; Type                                                ; Value        ;
+-----------------------------------------------------+--------------+
; Total coverage as a percentage                      ;     100.00 % ;
; Total nodes checked                                 ; 71           ;
; Total output ports checked                          ; 71           ;
; Total output ports with complete 1/0-value coverage ; 71           ;
; Total output ports with no 1/0-value coverage       ; 0            ;
; Total output ports with no 1-value coverage         ; 0            ;
; Total output ports with no 0-value coverage         ; 0            ;
+-----------------------------------------------------+--------------+


The following table displays output ports that toggle between 1 and 0 during simulation.
+--------------------------------------------------------------------------------+
; Complete 1/0-Value Coverage                                                    ;
+------------------------------+------------------------------+------------------+
; Node Name                    ; Output Port Name             ; Output Port Type ;
+------------------------------+------------------------------+------------------+
; |lab4|encoder:u1|fst~390     ; |lab4|encoder:u1|fst~390     ; combout          ;
; |lab4|encoder:u1|fst[2]~391  ; |lab4|encoder:u1|fst[2]~391  ; combout          ;
; |lab4|encoder:u1|fst~392     ; |lab4|encoder:u1|fst~392     ; combout          ;
; |lab4|encoder:u1|snd~3429    ; |lab4|encoder:u1|snd~3429    ; combout          ;
; |lab4|encoder:u1|fst[1]~393  ; |lab4|encoder:u1|fst[1]~393  ; combout          ;
; |lab4|encoder:u1|fst[0]~394  ; |lab4|encoder:u1|fst[0]~394  ; combout          ;
; |lab4|encoder:u1|fst[0]~395  ; |lab4|encoder:u1|fst[0]~395  ; combout          ;
; |lab4|encoder:u1|fst[0]~396  ; |lab4|encoder:u1|fst[0]~396  ; combout          ;
; |lab4|bin2led:u2|Mux4~28     ; |lab4|bin2led:u2|Mux4~28     ; combout          ;
; |lab4|bin2led:u2|Mux2~54     ; |lab4|bin2led:u2|Mux2~54     ; combout          ;
; |lab4|bin2led:u2|Mux1~3      ; |lab4|bin2led:u2|Mux1~3      ; combout          ;
; |lab4|bin2led:u2|Mux0~3      ; |lab4|bin2led:u2|Mux0~3      ; combout          ;
; |lab4|encoder:u1|snd[0]~3430 ; |lab4|encoder:u1|snd[0]~3430 ; combout          ;
; |lab4|encoder:u1|snd[0]~3431 ; |lab4|encoder:u1|snd[0]~3431 ; combout          ;
; |lab4|encoder:u1|snd[0]~3432 ; |lab4|encoder:u1|snd[0]~3432 ; combout          ;
; |lab4|encoder:u1|snd[0]~3433 ; |lab4|encoder:u1|snd[0]~3433 ; combout          ;
; |lab4|encoder:u1|snd[0]~3434 ; |lab4|encoder:u1|snd[0]~3434 ; combout          ;
; |lab4|encoder:u1|snd[0]~3435 ; |lab4|encoder:u1|snd[0]~3435 ; combout          ;
; |lab4|encoder:u1|snd[0]~3436 ; |lab4|encoder:u1|snd[0]~3436 ; combout          ;
; |lab4|encoder:u1|snd[1]~3437 ; |lab4|encoder:u1|snd[1]~3437 ; combout          ;
; |lab4|encoder:u1|snd[1]~3438 ; |lab4|encoder:u1|snd[1]~3438 ; combout          ;
; |lab4|encoder:u1|snd[1]~3439 ; |lab4|encoder:u1|snd[1]~3439 ; combout          ;
; |lab4|encoder:u1|snd[1]~3440 ; |lab4|encoder:u1|snd[1]~3440 ; combout          ;
; |lab4|encoder:u1|snd[1]~3441 ; |lab4|encoder:u1|snd[1]~3441 ; combout          ;
; |lab4|encoder:u1|snd[1]~3442 ; |lab4|encoder:u1|snd[1]~3442 ; combout          ;
; |lab4|encoder:u1|snd[1]~3443 ; |lab4|encoder:u1|snd[1]~3443 ; combout          ;
; |lab4|encoder:u1|snd[2]~3444 ; |lab4|encoder:u1|snd[2]~3444 ; combout          ;
; |lab4|encoder:u1|snd[2]~3445 ; |lab4|encoder:u1|snd[2]~3445 ; combout          ;
; |lab4|encoder:u1|fst~397     ; |lab4|encoder:u1|fst~397     ; combout          ;
; |lab4|encoder:u1|snd[2]~3446 ; |lab4|encoder:u1|snd[2]~3446 ; combout          ;
; |lab4|encoder:u1|snd[2]~3447 ; |lab4|encoder:u1|snd[2]~3447 ; combout          ;
; |lab4|encoder:u1|snd[3]~3448 ; |lab4|encoder:u1|snd[3]~3448 ; combout          ;
; |lab4|bin2led:u3|Mux6~3      ; |lab4|bin2led:u3|Mux6~3      ; combout          ;
; |lab4|bin2led:u3|Mux5~3      ; |lab4|bin2led:u3|Mux5~3      ; combout          ;
; |lab4|bin2led:u3|Mux4~3      ; |lab4|bin2led:u3|Mux4~3      ; combout          ;
; |lab4|bin2led:u3|Mux3~3      ; |lab4|bin2led:u3|Mux3~3      ; combout          ;
; |lab4|bin2led:u3|Mux2~3      ; |lab4|bin2led:u3|Mux2~3      ; combout          ;
; |lab4|bin2led:u3|Mux1~3      ; |lab4|bin2led:u3|Mux1~3      ; combout          ;
; |lab4|bin2led:u3|Mux0~3      ; |lab4|bin2led:u3|Mux0~3      ; combout          ;
; |lab4|bin2led:u2|Mux6~18     ; |lab4|bin2led:u2|Mux6~18     ; combout          ;
; |lab4|bin2led:u2|Mux6~6      ; |lab4|bin2led:u2|Mux6~6      ; combout          ;
; |lab4|bin2led:u2|Mux5~65     ; |lab4|bin2led:u2|Mux5~65     ; combout          ;
; |lab4|bin2led:u2|Mux5~56     ; |lab4|bin2led:u2|Mux5~56     ; combout          ;
; |lab4|bin2led:u2|Mux3~18     ; |lab4|bin2led:u2|Mux3~18     ; combout          ;
; |lab4|bin2led:u2|Mux3~6      ; |lab4|bin2led:u2|Mux3~6      ; combout          ;
; |lab4|encoder:u1|snd[1]~3449 ; |lab4|encoder:u1|snd[1]~3449 ; combout          ;
; |lab4|encoder:u1|snd[1]~3450 ; |lab4|encoder:u1|snd[1]~3450 ; combout          ;
; |lab4|sseg1[0]               ; |lab4|sseg1[0]               ; padio            ;
; |lab4|sseg1[1]               ; |lab4|sseg1[1]               ; padio            ;
; |lab4|sseg1[2]               ; |lab4|sseg1[2]               ; padio            ;
; |lab4|sseg1[3]               ; |lab4|sseg1[3]               ; padio            ;
; |lab4|sseg1[4]               ; |lab4|sseg1[4]               ; padio            ;
; |lab4|sseg1[5]               ; |lab4|sseg1[5]               ; padio            ;
; |lab4|sseg1[6]               ; |lab4|sseg1[6]               ; padio            ;
; |lab4|sseg2[0]               ; |lab4|sseg2[0]               ; padio            ;
; |lab4|sseg2[1]               ; |lab4|sseg2[1]               ; padio            ;
; |lab4|sseg2[2]               ; |lab4|sseg2[2]               ; padio            ;
; |lab4|sseg2[3]               ; |lab4|sseg2[3]               ; padio            ;
; |lab4|sseg2[4]               ; |lab4|sseg2[4]               ; padio            ;
; |lab4|sseg2[5]               ; |lab4|sseg2[5]               ; padio            ;
; |lab4|sseg2[6]               ; |lab4|sseg2[6]               ; padio            ;
; |lab4|rin[4]                 ; |lab4|rin[4]~corein          ; combout          ;
; |lab4|rin[5]                 ; |lab4|rin[5]~corein          ; combout          ;
; |lab4|rin[6]                 ; |lab4|rin[6]~corein          ; combout          ;
; |lab4|rin[7]                 ; |lab4|rin[7]~corein          ; combout          ;
; |lab4|rin[10]                ; |lab4|rin[10]~corein         ; combout          ;
; |lab4|rin[8]                 ; |lab4|rin[8]~corein          ; combout          ;
; |lab4|rin[9]                 ; |lab4|rin[9]~corein          ; combout          ;
; |lab4|rin[3]                 ; |lab4|rin[3]~corein          ; combout          ;
; |lab4|rin[2]                 ; |lab4|rin[2]~corein          ; combout          ;
; |lab4|rin[1]                 ; |lab4|rin[1]~corein          ; combout          ;
+------------------------------+------------------------------+------------------+


The following table displays output ports that do not toggle to 1 during simulation.
+-------------------------------------------------+
; Missing 1-Value Coverage                        ;
+-----------+------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------+------------------+------------------+


The following table displays output ports that do not toggle to 0 during simulation.
+-------------------------------------------------+
; Missing 0-Value Coverage                        ;
+-----------+------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------+------------------+------------------+


+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage      ;
+--------+------------+


+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
    Info: Version 8.0 Build 231 07/10/2008 Service Pack 1 SJ Web Edition
    Info: Processing started: Thu Sep 25 06:11:33 2008
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off lab4 -c lab4
Info: Using vector source file "C:/Documents and Settings/xie/桌面/VHDL/lab4/lab4.vwf"
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is     100.00 %
Info: Number of transitions in simulation is 6296
Info: Quartus II Simulator was successful. 0 errors, 0 warnings
    Info: Peak virtual memory: 110 megabytes
    Info: Processing ended: Thu Sep 25 06:11:34 2008
    Info: Elapsed time: 00:00:01
    Info: Total CPU time (on all processors): 00:00:01


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品国产黑色紧身裤美女| 亚洲欧美一区二区三区久本道91| 日韩一区二区三| 欧美激情自拍偷拍| 日日噜噜夜夜狠狠视频欧美人| 久久99精品久久久久久久久久久久| 成人黄页在线观看| 在线不卡中文字幕| 亚洲色图欧美在线| 国产精品一级在线| 91精品国产美女浴室洗澡无遮挡| 国产精品私人自拍| 麻豆精品视频在线观看免费| 在线观看91视频| 国产精品麻豆久久久| 久久99精品久久久久久久久久久久| 色综合欧美在线视频区| 国产亚洲综合av| 蜜臀a∨国产成人精品| 色欧美乱欧美15图片| 国产精品嫩草影院com| 蜜桃视频一区二区三区| 欧美探花视频资源| 亚洲精品乱码久久久久久日本蜜臀| 国产精品夜夜嗨| 日韩欧美一级二级三级| 五月婷婷久久综合| 欧美天天综合网| 亚洲综合丝袜美腿| 色成年激情久久综合| 国产欧美精品一区二区色综合 | 欧美日韩亚洲综合| 中文字幕一区二区三| 国产精品一区在线| 久久影院电视剧免费观看| 欧美a级理论片| 欧美精品久久久久久久多人混战| 亚洲一区二区影院| 欧美日韩日本视频| 亚洲第一在线综合网站| 精品视频色一区| 亚洲成av人片在线观看无码| 在线免费观看不卡av| 亚洲综合久久久| 欧美色视频在线| 日韩精品电影在线| 欧美mv和日韩mv的网站| 精品一区二区三区免费毛片爱| 日韩欧美你懂的| 黑人巨大精品欧美一区| 国产亚洲欧美一区在线观看| 国产成人av电影在线| 中文字幕视频一区二区三区久| 99国产精品久| 亚洲成人第一页| 日韩一二在线观看| 国产乱码精品一区二区三区五月婷| 久久久久国产成人精品亚洲午夜| 国产高清不卡一区二区| 1区2区3区国产精品| 欧美主播一区二区三区| 日本中文字幕一区| 久久夜色精品一区| av电影在线观看一区| 亚洲影院久久精品| 亚洲综合精品久久| 91精品国产综合久久福利| 激情综合色播激情啊| 中文字幕一区二区视频| 欧美日韩一区精品| 国产中文字幕精品| 一区二区免费视频| 欧美成人性福生活免费看| 福利一区二区在线| 亚洲va天堂va国产va久| 久久影院视频免费| 欧美性xxxxxx少妇| 国产精品一区免费视频| 一区二区三区欧美日韩| 日韩欧美国产综合在线一区二区三区| 国产成人精品免费看| 亚洲国产精品麻豆| 国产欧美一区视频| 6080国产精品一区二区| 成人激情黄色小说| 黄色小说综合网站| 亚洲综合清纯丝袜自拍| 国产亚洲美州欧州综合国| 欧美日韩日日骚| voyeur盗摄精品| 精品一区二区三区欧美| 午夜久久久影院| 国产精品成人免费| 久久午夜色播影院免费高清| 欧美视频在线播放| 99久久久免费精品国产一区二区| 男女男精品视频网| 亚洲精品自拍动漫在线| 国产亚洲精品资源在线26u| 91精品视频网| 在线亚洲免费视频| av亚洲精华国产精华精华| 国产一区在线观看视频| 婷婷久久综合九色国产成人| 亚洲精品videosex极品| 日本一区二区免费在线| 欧美精品一区二区久久婷婷| 5566中文字幕一区二区电影| 欧美无砖砖区免费| 日本大香伊一区二区三区| 成人免费不卡视频| 国产一区二区视频在线| 免费高清成人在线| 免费在线观看精品| 日韩在线一区二区| 丝瓜av网站精品一区二区 | 精品一区精品二区高清| 男女性色大片免费观看一区二区| 亚洲成人自拍网| 亚洲成人免费av| 亚洲狠狠爱一区二区三区| 一区二区在线观看av| 亚洲男同性视频| 六月丁香婷婷久久| 麻豆91精品视频| 奇米777欧美一区二区| 蜜臀精品久久久久久蜜臀| 欧美a一区二区| 国产精品一区三区| 成人精品免费视频| 92国产精品观看| 91国内精品野花午夜精品| 欧美午夜电影一区| 欧美一区二区视频在线观看 | 日韩欧美色电影| 26uuu国产在线精品一区二区| 久久人人97超碰com| 国产日产欧产精品推荐色| 中文无字幕一区二区三区 | 国产精品国产自产拍高清av王其| 国产精品日产欧美久久久久| 中文字幕中文字幕一区| 亚洲精品v日韩精品| 日本不卡不码高清免费观看| 精品在线观看视频| 99麻豆久久久国产精品免费| 在线看日本不卡| 日韩欧美中文字幕公布| 国产亚洲精品aa午夜观看| 国产精品第一页第二页第三页| 亚洲女性喷水在线观看一区| 日韩精品国产欧美| 国产精品夜夜嗨| 欧美视频在线观看一区二区| 精品美女在线观看| 亚洲天堂av一区| 亚洲精品国久久99热| 成人午夜视频网站| 欧美日韩一区二区三区在线| 2022国产精品视频| 一区二区三区在线免费观看| 麻豆国产91在线播放| 99国产精品久久久久久久久久久 | 成人久久视频在线观看| 欧美日韩一区二区三区在线看| 久久久久综合网| 亚洲国产日日夜夜| 国产成人av一区二区三区在线| 精品视频1区2区| 欧美国产日韩a欧美在线观看| 三级久久三级久久久| 成人性色生活片| 欧美一级高清片| 一区二区三区在线高清| 精品写真视频在线观看| 色88888久久久久久影院野外| 久久久欧美精品sm网站| 午夜不卡在线视频| 成人av电影免费观看| 欧美v日韩v国产v| 亚洲一区成人在线| 99久久国产免费看| 337p粉嫩大胆色噜噜噜噜亚洲| 一区二区三区国产| 懂色av一区二区三区免费观看| 日韩区在线观看| 亚洲一区二区高清| 99国产一区二区三精品乱码| 国产片一区二区三区| 精品综合久久久久久8888| 欧美片网站yy| 亚洲色图丝袜美腿| 不卡的av在线| 国产视频在线观看一区二区三区| 免费成人av资源网| 欧美久久婷婷综合色| 亚洲尤物视频在线| 欧美怡红院视频| 一个色在线综合| 在线免费观看一区|