亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? <基于fpga的嵌入式設計上的光盤的第四章第二個實驗
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xipif_v1_23_b.h,v 1.5 2005/09/26 16:04:52 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.h** The XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- ---------------------------------------------------------* 1.23b jhl  02/27/01 Repartioned to minimize size* 1.23b rpm  07/16/04 Changed ifdef for circular inclusion to be more qualified* 1.23b rpm  08/17/04 Doxygenated for inclusion of API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************/#ifndef XIPIF_V123B_H /* prevent circular inclusions */#define XIPIF_V123B_H /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/***************************** Include Files *********************************/#include "xbasic_types.h"#include "xstatus.h"#include "xversion.h"/************************** Constant Definitions *****************************//** @name Register Offsets * * The following constants define the register offsets for the registers of the * IPIF, there are some holes in the memory map for reserved addresses to allow * other registers to be added and still match the memory map of the interrupt * controller registers * @{ */#define XIIF_V123B_DISR_OFFSET     0UL  /**< device interrupt status register */#define XIIF_V123B_DIPR_OFFSET     4UL  /**< device interrupt pending register */#define XIIF_V123B_DIER_OFFSET     8UL  /**< device interrupt enable register */#define XIIF_V123B_DIIR_OFFSET     24UL /**< device interrupt ID register */#define XIIF_V123B_DGIER_OFFSET    28UL /**< device global interrupt enable register */#define XIIF_V123B_IISR_OFFSET     32UL /**< IP interrupt status register */#define XIIF_V123B_IIER_OFFSET     40UL /**< IP interrupt enable register */#define XIIF_V123B_RESETR_OFFSET   64UL /**< reset register *//* @} *//** * The value used for the reset register to reset the IPIF */#define XIIF_V123B_RESET_MASK             0xAUL/** * The following constant is used for the device global interrupt enable * register, to enable all interrupts for the device, this is the only bit * in the register */#define XIIF_V123B_GINTR_ENABLE_MASK      0x80000000UL/** * The mask to identify each internal IPIF error condition in the device * registers of the IPIF. Interrupts are assigned in the register from LSB * to the MSB */#define XIIF_V123B_ERROR_MASK             1UL     /**< LSB of the register *//** @name Interrupt IDs * * The interrupt IDs which identify each internal IPIF condition, this value * must correlate with the mask constant for the error * @{ */#define XIIF_V123B_ERROR_INTERRUPT_ID     0    /**< interrupt bit #, (LSB = 0) */#define XIIF_V123B_NO_INTERRUPT_ID        128  /**< no interrupts are pending *//* @} *//**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//*****************************************************************************//**** Reset the IPIF component and hardware.  This is a destructive operation that* could cause the loss of data since resetting the IPIF of a device also* resets the device using the IPIF and any blocks, such as FIFOs or DMA* channels, within the IPIF.  All registers of the IPIF will contain their* reset value when this function returns.** @param RegBaseAddress contains the base address of the IPIF registers.** @return   None** @note     None*******************************************************************************/#define XIIF_V123B_RESET(RegBaseAddress) \    XIo_Out32(RegBaseAddress + XIIF_V123B_RESETR_OFFSET, XIIF_V123B_RESET_MASK)/*****************************************************************************//**** This macro sets the device interrupt status register to the value.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level rather* than a more detailed level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.  Writing any of* the non-latched bits of the register will have no effect on the register.** For the latched bits of this register only, setting a bit which is zero* within this register causes an interrupt to generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.  This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes the specified value to the register such that* some bits may be set and others cleared.  It is the caller's responsibility* to get the value of the register prior to setting the value to prevent a* destructive behavior.** @param RegBaseAddress contains the base address of the IPIF registers.** @param Status contains the value to be written to the interrupt status*        register of the device.  The only bits which can be written are*        the latched bits which contain the internal IPIF conditions.  The*        following values may be used to set the status register or clear an*        interrupt condition.*        - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return   None.** @note     None.*******************************************************************************/#define XIIF_V123B_WRITE_DISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET, (Status))/*****************************************************************************//**** This macro gets the device interrupt status register contents.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.** For only the latched bits of this register, the interrupt may be cleared by* writing to these bits in the status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** A status which contains the value read from the interrupt status register of* the device. The bit definitions are specific to the device with* the exception of the latched internal IPIF condition bits. The following* values may be used to detect internal IPIF conditions in the status.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET)/*****************************************************************************//**** This function sets the device interrupt enable register contents.* This register controls which interrupt sources of the device are allowed to* generate an interrupt.  The device global interrupt enable register must also* be set appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt.  Clearing a bit in this register* disables interrupt generation for that interrupt source.** This function writes only the specified value to the register such that* some interrupts source may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** An interrupt source may not be enabled to generate an interrupt, but can* still be polled in the interrupt status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @param** Enable contains the value to be written to the interrupt enable register* of the device.  The bit definitions are specific to the device with* the exception of the internal IPIF conditions. The following* values may be used to enable the internal IPIF conditions interrupts.*   - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return** None.** @note** Signature: Xuint32 XIIF_V123B_WRITE_DIER(Xuint32 RegBaseAddress,*                                          Xuint32 Enable)*******************************************************************************/#define XIIF_V123B_WRITE_DIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET, (Enable))/*****************************************************************************//**** This function gets the device interrupt enable register contents.* This register controls which interrupt sources of the device* are allowed to generate an interrupt.  The device global interrupt enable* register and the device interrupt enable register must also be set* appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt if the global enable is set* appropriately.  Clearing a bit in this register disables interrupt generation* for that interrupt source regardless of the global interrupt enable.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** The value read from the interrupt enable register of the device.  The bit* definitions are specific to the device with the exception of the internal* IPIF conditions. The following values may be used to determine from the* value if the internal IPIF conditions interrupts are enabled.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲天堂a在线| 91丨porny丨蝌蚪视频| 亚洲欧洲精品一区二区三区不卡 | 国产亚洲欧美一级| 宅男噜噜噜66一区二区66| 色综合中文字幕国产| 国产黄色91视频| 成人性生交大片免费看中文| 国产精品乡下勾搭老头1| 国产成人免费9x9x人网站视频| 久久er99精品| 国产suv精品一区二区883| 成人爽a毛片一区二区免费| 成人黄色国产精品网站大全在线免费观看| 狠狠色综合色综合网络| 国产精品亚洲人在线观看| 成人小视频在线| 99re这里都是精品| 欧美久久高跟鞋激| 精品欧美久久久| 国产精品乱码人人做人人爱 | 亚洲精品视频一区| 亚洲综合一区二区| 图片区小说区国产精品视频| 精彩视频一区二区三区| 成人福利在线看| 欧美日韩一本到| 精品999在线播放| 亚洲欧美另类小说视频| 午夜国产精品影院在线观看| 国产伦精品一区二区三区免费迷| 成人h动漫精品一区二区| 欧美色涩在线第一页| 精品久久久网站| 亚洲免费视频成人| 国内精品国产成人国产三级粉色| 91色综合久久久久婷婷| 欧美一区二区三区视频免费播放 | 一级做a爱片久久| 久久99九九99精品| 91精品福利在线| 国产亚洲污的网站| 日本成人中文字幕| 一本一本大道香蕉久在线精品| 欧美刺激午夜性久久久久久久| 国产精品久久久久一区二区三区| 午夜精品福利视频网站| aaa欧美色吧激情视频| 精品久久一二三区| 午夜精品一区二区三区电影天堂 | 欧美日韩中文字幕一区二区| 欧美夫妻性生活| 国产精品天美传媒| 视频一区二区国产| 色先锋久久av资源部| 久久综合久久鬼色| 日本欧美大码aⅴ在线播放| 色国产精品一区在线观看| 久久久久久久久久久久久久久99 | 另类小说色综合网站| 久久精品国产亚洲5555| 久久精品国产一区二区三| av在线播放不卡| 国产精品天干天干在线综合| 日韩中文字幕91| 欧亚一区二区三区| 日韩美女视频19| 成人av在线资源网| 国产人成亚洲第一网站在线播放| 琪琪一区二区三区| 欧美一区二区私人影院日本| 香蕉加勒比综合久久| 欧美怡红院视频| 一区二区三区不卡在线观看| 99re这里只有精品视频首页| 国产精品久久久久桃色tv| 国产传媒一区在线| 亚洲国产精品激情在线观看 | 国产一区视频网站| 欧美va在线播放| 久久国产综合精品| 久久久综合激的五月天| 国产一区欧美一区| 中文字幕av不卡| 色综合中文综合网| 91国在线观看| 婷婷综合久久一区二区三区| 欧美日韩免费不卡视频一区二区三区| 亚洲美女屁股眼交| 欧美三电影在线| 日本少妇一区二区| 精品国产自在久精品国产| 裸体健美xxxx欧美裸体表演| 精品美女一区二区三区| 国产一区二区三区四区五区美女| 久久免费午夜影院| 91在线视频免费91| 丝袜美腿一区二区三区| 日韩视频国产视频| 丁香激情综合国产| 亚洲一区二区在线观看视频| 91精品国产乱码| 国产伦精品一区二区三区视频青涩| 中文字幕精品—区二区四季| 色88888久久久久久影院按摩| 亚洲444eee在线观看| 精品99一区二区三区| 91伊人久久大香线蕉| 日韩不卡手机在线v区| 久久精品人人做人人爽人人| 色综合咪咪久久| 麻豆国产一区二区| 亚洲欧美另类久久久精品| 正在播放亚洲一区| www.欧美日韩| 免费高清在线视频一区·| 国产精品欧美综合在线| 欧美区视频在线观看| 风间由美一区二区三区在线观看 | 在线免费不卡电影| 黑人精品欧美一区二区蜜桃| 中文字幕一区二区三区四区| 欧美一区二区三区啪啪| 99久久免费精品高清特色大片| 秋霞午夜鲁丝一区二区老狼| 中文字幕在线视频一区| 欧美一区二区三区日韩视频| 色婷婷精品久久二区二区蜜臂av | 免费成人深夜小野草| 国产精品视频一二三区| 91精品久久久久久久99蜜桃| 白白色 亚洲乱淫| 国产综合久久久久影院| 午夜精品123| 亚洲高清免费视频| 亚洲天堂免费在线观看视频| 久久精品视频在线免费观看| 欧美老女人在线| 欧美性猛片xxxx免费看久爱| 成人在线一区二区三区| 韩国三级在线一区| 麻豆精品一区二区av白丝在线| 亚洲一区二区三区视频在线播放| 亚洲国产精品精华液ab| 久久久久久久综合色一本| 日韩精品中文字幕在线不卡尤物| 欧美午夜电影网| 在线观看日韩电影| 日本韩国一区二区三区视频| 99精品黄色片免费大全| 成人精品国产一区二区4080 | 国产精品成人一区二区艾草| 欧美不卡123| 欧美videos大乳护士334| 日韩一区二区在线观看视频| 欧美一区二区视频观看视频 | 国产日韩综合av| 久久久九九九九| 国产丝袜在线精品| 欧美韩国日本不卡| 国产欧美一区二区精品忘忧草| 久久久久免费观看| 国产精品久久久久久久第一福利| 国产精品女同互慰在线看| 中文字幕日本不卡| 一区二区三区中文字幕| 性做久久久久久久免费看| 免播放器亚洲一区| 国产河南妇女毛片精品久久久 | 欧美日韩国产精选| 91精品国产综合久久福利软件| 欧美一区二区私人影院日本| 精品国产乱码久久久久久免费 | 欧美日本一道本在线视频| 日韩三级视频在线观看| 久久久精品免费免费| 国产精品天美传媒沈樵| 亚洲一区二区三区中文字幕| 日韩成人免费电影| 福利电影一区二区| 色天使色偷偷av一区二区| 欧美日韩一区成人| 精品播放一区二区| 一区二区三区电影在线播| 久久精品国产77777蜜臀| www.日本不卡| 日韩写真欧美这视频| 亚洲国产精品ⅴa在线观看| 亚洲777理论| 成人国产精品免费网站| 欧美日韩一区三区四区| 久久久99精品久久| 亚洲国产婷婷综合在线精品| 极品少妇一区二区三区精品视频| www.久久久久久久久| 5858s免费视频成人| 亚洲视频在线观看一区| 奇米一区二区三区av| 91婷婷韩国欧美一区二区| 久久综合九色综合97婷婷女人 |