亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xparameters.h

?? <基于fpga的嵌入式設計上的光盤的第四章第二個實驗
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xparameters.h,v 1.69 2005/09/26 19:11:51 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xparameters.h** This file contains system parameters for the Xilinx device driver environment.* It is a representation of the system in that it contains the number of each* device in the system as well as the parameters and memory map for each* device.  The user can view this file to obtain a summary of the devices in* their system and the device parameters.** This file may be automatically generated by a design tool such as System* Generator.*******************************************************************************//***************************** Include Files *********************************/#ifndef XPARAMETERS_H    /* prevent circular inclusions */#define XPARAMETERS_H    /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/* unifying driver changesadded XPAR_INTC_0_ACK_BEFORE, XPAR_INTC_1_ACK_BEFOREchanged XPAR_INTC_MAX_ID to XPAR_INTC_MAX_NUM_INTR_INPUTSdeleted XPAR_INTC_0_MAX_ID, XPAR_INTC_1_MAX_ID*//************************** Constant Definitions *****************************//* * The following constants are for each device. * * An instance must exist for each physical device that exists in the system. * The device IDs in the following constants are unique between all devices to * allow device IDs to be searched in the future. *//***************************************************************************** * * System Level defines. These constants are for devices that do not require * a device driver. Examples of these types of devices include volatile RAM * devices. */#define XPAR_ZBT_NUM_INSTANCES   1#define XPAR_ZBT_0_BASE          0x00000000#define XPAR_ZBT_0_SIZE          0x00100000#define XPAR_SRAM_NUM_INSTANCES  1#define XPAR_SRAM_0_BASE         0x00100000#define XPAR_SRAM_0_SIZE         0x00200000#define XPAR_DDR_NUM_INSTANCES   1#define XPAR_DDR_0_BASE          0xF0000000#define XPAR_DDR_0_SIZE          0x01000000#define XPAR_CORE_CLOCK_FREQ_HZ  12500000#define XPAR_CPU_PPC405_CORE_CLOCK_FREQ_HZ  XPAR_CORE_CLOCK_FREQ_HZ/***************************************************************************** * * Interrupt Controller (Intc) defines. * DeviceID starts at 0 */#define XPAR_XINTC_NUM_INSTANCES        2          /* Number of instances */#define XPAR_INTC_MAX_NUM_INTR_INPUTS  31         /* max # inputs of all */#define XPAR_INTC_SINGLE_BASEADDR      0x70800000 /* low level driver base */#define XPAR_INTC_SINGLE_DEVICE_ID     0          /* single instance ID */#define XPAR_INTC_SINGLE_ACK_BEFORE    0xFFFF00FF /* low level driver */#define XPAR_INTC_0_DEVICE_ID          1          /* Device ID for instance */#define XPAR_INTC_0_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_0_BASEADDR           0x70800000 /* Register base address */#define XPAR_INTC_0_UARTLITE_0_VEC_ID  4          /* Interrupt source for vector */#define XPAR_INTC_0_WDTTB_0_VEC_ID     5          /* Interrupt source for vector */#define XPAR_INTC_0_WD_0_VEC_ID        6          /* Interrupt source for vector */#define XPAR_INTC_0_TMRCTR_0_VEC_ID    7          /* Interrupt source for vector */#define XPAR_INTC_0_SPI_0_VEC_ID       11         /* Interrupt source for vector */#define XPAR_INTC_0_IIC_0_VEC_ID       12         /* Interrupt source for vector */#define XPAR_INTC_0_UARTNS550_0_VEC_ID 13         /* Interrupt source for vector */#define XPAR_INTC_0_UARTNS550_1_VEC_ID 14         /* Interrupt source for vector */#define XPAR_INTC_0_EMAC_0_VEC_ID      15         /* Interrupt source for vector */#define XPAR_INTC_1_DEVICE_ID          2          /* Device ID for instance */#define XPAR_INTC_1_ACK_BEFORE         0xFFFF00FF /* Ack timing, before/after */#define XPAR_INTC_1_BASEADDR           0x70800020 /* Register base address */#define XPAR_INTC_1_OPB_TO_PLB_ERR_VEC_ID 0       /* Interrupt source for vector */#define XPAR_INTC_1_PLB_TO_OPB_ERR_VEC_ID 1       /* Interrupt source for vector *//***************************************************************************** * * Ethernet 10/100 MAC defines. * DeviceID starts at 10 */#define XPAR_XEMAC_NUM_INSTANCES      1          /* Number of instances */#define XPAR_EMAC_0_DEVICE_ID        10         /* Device ID for instance */#define XPAR_EMAC_0_BASEADDR         0x60000000 /* Device base address */#define XPAR_EMAC_0_DMA_PRESENT      XFALSE     /* Does device have DMA? */#define XPAR_EMAC_0_ERR_COUNT_EXIST  XTRUE      /* Does device have counters? */#define XPAR_EMAC_0_MII_EXIST        XTRUE      /* Does device support MII? *//***************************************************************************** * * NS16550 UART defines. * DeviceID starts at 20 */#define XPAR_XUARTNS550_NUM_INSTANCES 1          /* Number of instances */#define XPAR_UARTNS550_0_DEVICE_ID   20         /* Device ID for instance */#define XPAR_UARTNS550_0_BASEADDR    0xA0010000 /* IPIF base address */#define XPAR_UARTNS550_0_CLOCK_HZ    (66000000L)/* 66 MHz clock */#define XPAR_UARTNS550_1_DEVICE_ID   21         /* Device ID for instance */#define XPAR_UARTNS550_1_BASEADDR    0xA0000000 /* IPIF base address */#define XPAR_UARTNS550_1_CLOCK_HZ    (66000000L)/* 66 MHz clock *//***************************************************************************** * * UartLite defines. * DeviceID starts at 30 */#define XPAR_XUARTLITE_NUM_INSTANCES 1         /* Number of instances */#define XPAR_UARTLITE_0_DEVICE_ID   30         /* Device ID for instance */#define XPAR_UARTLITE_0_BASEADDR    0xA0020000 /* Device base address */#define XPAR_UARTLITE_0_BAUDRATE    19200      /* Baud rate */#define XPAR_UARTLITE_0_USE_PARITY  XFALSE     /* Parity generator enabled */#define XPAR_UARTLITE_0_ODD_PARITY  XFALSE     /* Type of parity generated */#define XPAR_UARTLITE_0_DATA_BITS   8          /* Data bits *//***************************************************************************** * * ATM controller defines. * DeviceID starts at 40 */#define XPAR_XATMC_NUM_INSTANCES     1         /* Number of instances */#define XPAR_ATMC_0_DEVICE_ID       40         /* Device ID for instance */#define XPAR_ATMC_0_BASEADDR        0x70000000 /* Device base address */#define XPAR_ATMC_0_DMA_PRESENT     XFALSE     /* Does device have DMA? *//***************************************************************************** * * Serial Peripheral Interface (SPI) defines. * DeviceID starts at 50 */#define XPAR_XSPI_NUM_INSTANCES      2          /* Number of instances */#define XPAR_SPI_0_DEVICE_ID        50         /* Device ID for instance */#define XPAR_SPI_0_BASEADDR         0x50000000 /* Device base address */#define XPAR_SPI_0_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_0_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_0_NUM_SS_BITS      32         /* Number of slave select bits */#define XPAR_SPI_1_DEVICE_ID        51         /* Device ID for instance */#define XPAR_SPI_1_BASEADDR         0x50000100 /* IPIF base address */#define XPAR_SPI_1_FIFO_EXIST       XTRUE      /* Does device have FIFOs? */#define XPAR_SPI_1_SLAVE_ONLY       XFALSE     /* Is the device slave only? */#define XPAR_SPI_1_NUM_SS_BITS      32         /* Number of slave select bits *//***************************************************************************** * * OPB Arbiter defines. * DeviceID starts at 60 */#define XPAR_XOPBARB_NUM_INSTANCES 1           /* Number of instances */#define XPAR_OPBARB_0_DEVICE_ID    60         /* Device ID for instance */#define XPAR_OPBARB_0_BASEADDR     0x80000000 /* Register base address */#define XPAR_OPBARB_0_NUM_MASTERS  8          /* Number of masters on bus *//***************************************************************************** * * Watchdog timer/timebase (WdtTb) defines. * DeviceID starts at 70 */#define XPAR_XWDTTB_NUM_INSTANCES   1          /* Number of instances */#define XPAR_WDTTB_0_DEVICE_ID      70         /* Device ID for instance */#define XPAR_WDTTB_0_BASEADDR       0x70800040 /* Register base address *//***************************************************************************** * * Timer Counter (TmrCtr) defines. * DeviceID starts at 80 */#define XPAR_XTMRCTR_NUM_INSTANCES  2          /* Number of instances */#define XPAR_TMRCTR_0_DEVICE_ID     80         /* Device ID for instance */#define XPAR_TMRCTR_0_BASEADDR      0x70800100 /* Register base address *//***************************************************************************** * * IIC defines. * DeviceID starts at 90 */#define XPAR_XIIC_NUM_INSTANCES      2          /* Number of instances */#define XPAR_IIC_0_DEVICE_ID        90         /* Device ID for instance */#define XPAR_IIC_0_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_0_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses */#define XPAR_IIC_1_DEVICE_ID        91         /* Device ID for instance */#define XPAR_IIC_1_BASEADDR         0xA8000000 /* Device base address */#define XPAR_IIC_1_TEN_BIT_ADR      XTRUE      /* Supports 10 bit addresses *//***************************************************************************** * * Flash defines. * DeviceID starts at 100 */#define XPAR_XFLASH_NUM_INSTANCES    1          /* Number of instances */#define XPAR_FLASH_INTEL_SUPPORT               /* Include intel flash support */#define XPAR_FLASH_0_DEVICE_ID      100        /* Device ID for first instance */#define XPAR_FLASH_0_BASEADDR       0xFF000000 /* Base address of parts */#define XPAR_FLASH_0_NUM_PARTS      2          /* Number of parts in array */#define XPAR_FLASH_0_PART_WIDTH     2          /* Width of each part in bytes */#define XPAR_FLASH_0_PART_MODE      2          /* Mode of each part in bytes *//***************************************************************************** * * GPIO defines. * DeviceID starts at 110 */#define XPAR_XGPIO_NUM_INSTANCES    1#define XPAR_GPIO_0_DEVICE_ID       110        /* Device ID for instance */#define XPAR_GPIO_0_BASEADDR        0x90000000 /* Register base address */#define XPAR_GPIO_0_INTERRUPT_PRESENT   0      /* Interrupts supported? */#define XPAR_GPIO_0_IS_DUAL             0      /* Dual channels supported? *//***************************************************************************** * * EMC defines. * DeviceID starts at 120 */#define XPAR_XEMC_NUM_INSTANCES     1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品12区| 裸体歌舞表演一区二区| 欧美裸体一区二区三区| 亚洲欧美另类久久久精品2019| 91麻豆精品国产91久久久久久 | 亚洲一区二区三区四区在线| 欧美一级一区二区| 色美美综合视频| 国产传媒欧美日韩成人| 丝袜美腿亚洲综合| 夜夜操天天操亚洲| 337p亚洲精品色噜噜| 日本久久电影网| 99re这里都是精品| 国产91色综合久久免费分享| 蜜桃久久久久久| 欧美性受xxxx| 97精品久久久午夜一区二区三区 | 日韩电影免费在线观看网站| 亚洲摸摸操操av| 国产精品传媒入口麻豆| 国产欧美精品一区二区色综合朱莉 | 日韩精品一区二区三区四区 | 国产成人av一区二区三区在线观看| 午夜激情一区二区| 亚洲一级二级三级| 亚洲六月丁香色婷婷综合久久| 国产欧美va欧美不卡在线| 久久久久99精品国产片| 欧美精品一区二区三区视频 | 亚洲国产精品麻豆| 一二三区精品视频| 亚洲高清免费一级二级三级| 亚洲国产乱码最新视频| 国产精品无人区| 亚洲图片欧美激情| 亚洲国产美国国产综合一区二区| 亚洲一区二区三区四区不卡| 亚洲精品国产成人久久av盗摄| 亚洲三级免费观看| 精品国精品自拍自在线| 国产日韩高清在线| 亚洲女人****多毛耸耸8| 欧美一区二区精品久久911| 色偷偷久久一区二区三区| 欧美日韩精品久久久| 在线观看91av| 亚洲精品一线二线三线| 国产精品乱码一区二区三区软件| 国产精品对白交换视频 | 亚洲色图20p| 亚洲成a人片在线不卡一二三区 | 亚洲日本中文字幕区| 亚洲女同一区二区| 日韩av不卡在线观看| 国产在线视频一区二区三区| 国产丶欧美丶日本不卡视频| 在线观看日韩精品| 国产亚洲美州欧州综合国| 一区二区三区在线播放| 另类成人小视频在线| fc2成人免费人成在线观看播放| 欧美色窝79yyyycom| 2023国产精品视频| 国产精品成人免费| 日本不卡123| av一二三不卡影片| 欧美电视剧在线观看完整版| 国产精品国产精品国产专区不片| 亚洲午夜电影网| 成人综合激情网| 色婷婷久久综合| 久久精品亚洲国产奇米99| 五月综合激情网| 国产suv精品一区二区三区| 色综合久久综合网欧美综合网| 精品国精品国产| 2021久久国产精品不只是精品| 亚洲乱码日产精品bd| 国产精品女人毛片| 久久 天天综合| 日韩精品一二区| 91色九色蝌蚪| 国产香蕉久久精品综合网| 一区二区欧美视频| 亚洲视频精选在线| 国产99久久久国产精品潘金| 日韩亚洲欧美成人一区| 日本一区二区综合亚洲| 奇米色777欧美一区二区| 波多野结衣精品在线| 久久亚洲捆绑美女| 久久99精品国产麻豆婷婷洗澡| 欧美色图12p| 亚洲精品福利视频网站| 成人一级片网址| 久久久久九九视频| 国产在线不卡一卡二卡三卡四卡| 6080午夜不卡| 五月天视频一区| 精品1区2区3区| 亚洲午夜一区二区| 欧美私人免费视频| 久久综合一区二区| 国模冰冰炮一区二区| 久久久影视传媒| 国产麻豆视频精品| 91麻豆免费看| 亚洲免费av高清| 懂色av一区二区三区免费观看| 久久久久久久精| 久久99国产乱子伦精品免费| 日韩欧美久久久| 免费一区二区视频| 欧美精品一区二区三区一线天视频| 午夜一区二区三区视频| 在线综合视频播放| 亚洲三级在线观看| 欧美日韩国产美女| 亚洲超丰满肉感bbw| 欧美一区二区三区的| 中文字幕第一页久久| 99久久亚洲一区二区三区青草 | 一区二区三区四区中文字幕| 欧美色图第一页| 日本不卡视频在线观看| 91精品午夜视频| 国产福利精品导航| 国产精品视频第一区| 在线观看视频一区| 欧美色视频一区| 一区二区欧美视频| 亚洲三级在线播放| 国产精品入口麻豆九色| 精品99999| 欧美成人性福生活免费看| 欧美日韩精品二区第二页| 91精彩视频在线观看| 99久久免费精品高清特色大片| 丁香婷婷深情五月亚洲| 美女www一区二区| 日本色综合中文字幕| 亚洲一区二区高清| 一区二区三区不卡在线观看| 亚洲欧美日韩国产手机在线| 中文字幕在线不卡国产视频| 久久精品视频网| 国产欧美久久久精品影院| 久久久久久久综合| 久久久综合网站| 国产亚洲午夜高清国产拍精品| 337p粉嫩大胆噜噜噜噜噜91av| 日韩视频一区二区三区| 欧美岛国在线观看| 精品国产一区a| 久久综合久久综合久久| 久久久久久久久免费| 国产视频一区二区三区在线观看| 久久精品视频在线看| 国产精品沙发午睡系列990531| 国产日韩欧美亚洲| 亚洲视频一区二区在线观看| 亚洲一区在线观看网站| 日韩一区欧美二区| 精品午夜久久福利影院| 丁香婷婷综合色啪| 91同城在线观看| 欧美色精品天天在线观看视频| 777xxx欧美| 久久久一区二区三区| 中文字幕一区在线观看视频| 亚洲地区一二三色| 美女视频一区二区三区| 国产高清亚洲一区| 欧美自拍偷拍一区| 日韩欧美在线影院| 中文字幕欧美一| 偷拍日韩校园综合在线| 国内精品久久久久影院色| 暴力调教一区二区三区| 欧美日韩国产精品成人| 久久色视频免费观看| 亚洲黄色小说网站| 精品一区二区三区免费毛片爱| 成人理论电影网| 7777精品伊人久久久大香线蕉经典版下载 | 国产91精品一区二区麻豆网站| 91在线免费看| 日韩免费看网站| 亚洲美女免费视频| 精品亚洲国产成人av制服丝袜| 99久久99精品久久久久久| 7777精品伊人久久久大香线蕉完整版 | 欧美裸体一区二区三区| 国产欧美久久久精品影院| 午夜视频在线观看一区二区 | 日本麻豆一区二区三区视频| 国产不卡高清在线观看视频| 91精品国产入口在线| 亚洲日本护士毛茸茸|