亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? <基于fpga的嵌入式設計上的光盤的第四章第二個實驗
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xipif_v1_23_b.h,v 1.5 2005/09/26 16:04:52 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.h** The XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- ---------------------------------------------------------* 1.23b jhl  02/27/01 Repartioned to minimize size* 1.23b rpm  07/16/04 Changed ifdef for circular inclusion to be more qualified* 1.23b rpm  08/17/04 Doxygenated for inclusion of API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************/#ifndef XIPIF_V123B_H /* prevent circular inclusions */#define XIPIF_V123B_H /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/***************************** Include Files *********************************/#include "xbasic_types.h"#include "xstatus.h"#include "xversion.h"/************************** Constant Definitions *****************************//** @name Register Offsets * * The following constants define the register offsets for the registers of the * IPIF, there are some holes in the memory map for reserved addresses to allow * other registers to be added and still match the memory map of the interrupt * controller registers * @{ */#define XIIF_V123B_DISR_OFFSET     0UL  /**< device interrupt status register */#define XIIF_V123B_DIPR_OFFSET     4UL  /**< device interrupt pending register */#define XIIF_V123B_DIER_OFFSET     8UL  /**< device interrupt enable register */#define XIIF_V123B_DIIR_OFFSET     24UL /**< device interrupt ID register */#define XIIF_V123B_DGIER_OFFSET    28UL /**< device global interrupt enable register */#define XIIF_V123B_IISR_OFFSET     32UL /**< IP interrupt status register */#define XIIF_V123B_IIER_OFFSET     40UL /**< IP interrupt enable register */#define XIIF_V123B_RESETR_OFFSET   64UL /**< reset register *//* @} *//** * The value used for the reset register to reset the IPIF */#define XIIF_V123B_RESET_MASK             0xAUL/** * The following constant is used for the device global interrupt enable * register, to enable all interrupts for the device, this is the only bit * in the register */#define XIIF_V123B_GINTR_ENABLE_MASK      0x80000000UL/** * The mask to identify each internal IPIF error condition in the device * registers of the IPIF. Interrupts are assigned in the register from LSB * to the MSB */#define XIIF_V123B_ERROR_MASK             1UL     /**< LSB of the register *//** @name Interrupt IDs * * The interrupt IDs which identify each internal IPIF condition, this value * must correlate with the mask constant for the error * @{ */#define XIIF_V123B_ERROR_INTERRUPT_ID     0    /**< interrupt bit #, (LSB = 0) */#define XIIF_V123B_NO_INTERRUPT_ID        128  /**< no interrupts are pending *//* @} *//**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//*****************************************************************************//**** Reset the IPIF component and hardware.  This is a destructive operation that* could cause the loss of data since resetting the IPIF of a device also* resets the device using the IPIF and any blocks, such as FIFOs or DMA* channels, within the IPIF.  All registers of the IPIF will contain their* reset value when this function returns.** @param RegBaseAddress contains the base address of the IPIF registers.** @return   None** @note     None*******************************************************************************/#define XIIF_V123B_RESET(RegBaseAddress) \    XIo_Out32(RegBaseAddress + XIIF_V123B_RESETR_OFFSET, XIIF_V123B_RESET_MASK)/*****************************************************************************//**** This macro sets the device interrupt status register to the value.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level rather* than a more detailed level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.  Writing any of* the non-latched bits of the register will have no effect on the register.** For the latched bits of this register only, setting a bit which is zero* within this register causes an interrupt to generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.  This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes the specified value to the register such that* some bits may be set and others cleared.  It is the caller's responsibility* to get the value of the register prior to setting the value to prevent a* destructive behavior.** @param RegBaseAddress contains the base address of the IPIF registers.** @param Status contains the value to be written to the interrupt status*        register of the device.  The only bits which can be written are*        the latched bits which contain the internal IPIF conditions.  The*        following values may be used to set the status register or clear an*        interrupt condition.*        - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return   None.** @note     None.*******************************************************************************/#define XIIF_V123B_WRITE_DISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET, (Status))/*****************************************************************************//**** This macro gets the device interrupt status register contents.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.** For only the latched bits of this register, the interrupt may be cleared by* writing to these bits in the status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** A status which contains the value read from the interrupt status register of* the device. The bit definitions are specific to the device with* the exception of the latched internal IPIF condition bits. The following* values may be used to detect internal IPIF conditions in the status.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET)/*****************************************************************************//**** This function sets the device interrupt enable register contents.* This register controls which interrupt sources of the device are allowed to* generate an interrupt.  The device global interrupt enable register must also* be set appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt.  Clearing a bit in this register* disables interrupt generation for that interrupt source.** This function writes only the specified value to the register such that* some interrupts source may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** An interrupt source may not be enabled to generate an interrupt, but can* still be polled in the interrupt status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @param** Enable contains the value to be written to the interrupt enable register* of the device.  The bit definitions are specific to the device with* the exception of the internal IPIF conditions. The following* values may be used to enable the internal IPIF conditions interrupts.*   - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return** None.** @note** Signature: Xuint32 XIIF_V123B_WRITE_DIER(Xuint32 RegBaseAddress,*                                          Xuint32 Enable)*******************************************************************************/#define XIIF_V123B_WRITE_DIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET, (Enable))/*****************************************************************************//**** This function gets the device interrupt enable register contents.* This register controls which interrupt sources of the device* are allowed to generate an interrupt.  The device global interrupt enable* register and the device interrupt enable register must also be set* appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt if the global enable is set* appropriately.  Clearing a bit in this register disables interrupt generation* for that interrupt source regardless of the global interrupt enable.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** The value read from the interrupt enable register of the device.  The bit* definitions are specific to the device with the exception of the internal* IPIF conditions. The following values may be used to determine from the* value if the internal IPIF conditions interrupts are enabled.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人综合激情网| 三级成人在线视频| 99久久er热在这里只有精品66| 久久久久久久久久久黄色| 国产一区二区三区高清播放| 国产欧美久久久精品影院| 国产**成人网毛片九色| 亚洲欧美日韩国产中文在线| 欧美在线不卡一区| 免费成人av在线| 久久精品在这里| 91在线免费看| 蜜臀av国产精品久久久久| wwwwww.欧美系列| 99热这里都是精品| 视频在线观看91| 国产欧美一区二区三区鸳鸯浴 | 天天色综合天天| 欧美mv日韩mv国产| 91欧美一区二区| 日韩和欧美一区二区| 欧美激情中文字幕一区二区| 欧美午夜影院一区| 国产一区二区三区最好精华液| 国产精品传媒在线| 欧美一区二区三区视频在线观看| 国产麻豆精品在线| 亚洲国产日日夜夜| 国产日韩v精品一区二区| 在线观看亚洲精品视频| 国产一区二区三区黄视频 | 中文字幕欧美日本乱码一线二线| 日本精品一区二区三区四区的功能| 日本大胆欧美人术艺术动态| 国产精品福利一区二区| 日韩视频一区二区在线观看| 91在线视频在线| 精品亚洲aⅴ乱码一区二区三区| 亚洲免费在线观看视频| 精品国产91乱码一区二区三区 | jizz一区二区| 麻豆精品视频在线观看视频| 亚洲人成影院在线观看| 亚洲精品一区二区三区精华液| 欧美亚洲一区二区在线观看| 国产一区久久久| 日韩精品成人一区二区三区| 亚洲精品高清视频在线观看| 国产欧美日韩一区二区三区在线观看| 欧美日韩精品系列| 91丨porny丨户外露出| 国产精品12区| 另类小说一区二区三区| 久久久91精品国产一区二区三区| 国产在线播放一区| 日韩午夜激情av| 国产剧情一区二区三区| 日韩精品久久久久久| 一区二区三区产品免费精品久久75| 国产精品视频yy9299一区| 亚洲激情网站免费观看| 国产欧美一区二区三区网站 | 一区二区不卡在线播放 | 亚洲一区二区三区中文字幕在线| 中文字幕高清一区| 国产欧美一区二区三区鸳鸯浴| 日韩欧美亚洲国产另类| 9191久久久久久久久久久| 91黄色激情网站| 色狠狠av一区二区三区| 色综合一区二区| 色哟哟日韩精品| 欧美在线不卡视频| 欧美日韩在线播| 欧美日韩精品是欧美日韩精品| 欧美色精品在线视频| 欧美日韩黄视频| 日韩一区二区三区视频| 日韩欧美中文字幕公布| 欧美xingq一区二区| 欧美电视剧在线观看完整版| 久久综合色天天久久综合图片| 久久网站热最新地址| 国产视频911| 一区免费观看视频| 一级做a爱片久久| 午夜精品久久久久久不卡8050| 日韩成人免费看| 精品中文字幕一区二区| 国产成人免费视频一区| 大陆成人av片| 91精品福利视频| 欧美一区二区三级| 国产欧美视频一区二区| 亚洲人成网站影音先锋播放| 午夜久久电影网| 精品一区二区av| av激情亚洲男人天堂| 欧美日韩亚洲丝袜制服| 欧美成人精品福利| 国产精品久久三区| 亚洲成人自拍偷拍| 久久99精品久久久久| 波多野结衣视频一区| 国产精品久久久久久一区二区三区| 久久久久久一级片| 亚洲日本韩国一区| 日本视频免费一区| 成人久久视频在线观看| 欧洲亚洲精品在线| 久久久蜜臀国产一区二区| 中文字幕视频一区| 日本一区中文字幕| 99视频一区二区| 日韩精品一区二| 亚洲精品视频一区二区| 激情国产一区二区| 色综合视频在线观看| 日韩免费观看2025年上映的电影| 国产精品电影一区二区三区| 天堂精品中文字幕在线| 大桥未久av一区二区三区中文| 欧美视频一区在线| 国产精品午夜春色av| 日韩和欧美一区二区三区| av一区二区三区在线| 欧美mv日韩mv亚洲| 亚洲bt欧美bt精品777| 成人小视频免费观看| 欧美夫妻性生活| 亚洲欧美一区二区不卡| 激情文学综合网| 欧美日韩一区视频| 亚洲欧美综合网| 国产a视频精品免费观看| 欧美乱熟臀69xxxxxx| 中文字幕一区二区三区视频| 蜜臀a∨国产成人精品| 欧美视频第二页| 亚洲天堂网中文字| 国产一区二区久久| 日韩一区二区三区高清免费看看| 亚洲另类中文字| a美女胸又www黄视频久久| 337p日本欧洲亚洲大胆色噜噜| 五月婷婷另类国产| 91成人在线免费观看| 国产精品每日更新在线播放网址| 国产一区 二区 三区一级| 欧美一区二区久久| 亚洲成a人v欧美综合天堂| 99国产精品国产精品久久| 国产精品色一区二区三区| 国产成人av在线影院| 国产亚洲精品超碰| 国产sm精品调教视频网站| 久久久久久麻豆| 欧美日韩dvd在线观看| 亚洲乱码国产乱码精品精小说| 国产福利一区二区三区视频在线 | 亚洲综合色在线| 色悠久久久久综合欧美99| 亚洲免费色视频| 91蜜桃免费观看视频| 自拍偷自拍亚洲精品播放| 成人国产精品免费观看动漫| 欧美国产日韩一二三区| 国产盗摄一区二区| 国产精品亲子伦对白| av成人免费在线| 一区二区高清视频在线观看| 91极品美女在线| 亚洲国产aⅴ成人精品无吗| 欧美精品在线一区二区三区| 日韩影院免费视频| 欧美成人vr18sexvr| 国产一区美女在线| 国产精品青草综合久久久久99| 97国产精品videossex| 亚洲在线视频免费观看| 91精品国产91热久久久做人人| 奇米色一区二区| 久久久不卡网国产精品一区| av一区二区三区四区| 亚洲尤物视频在线| 欧美刺激脚交jootjob| 国产精品一二三区| 亚洲乱码精品一二三四区日韩在线| 欧美亚男人的天堂| 精彩视频一区二区| 亚洲特级片在线| 91精品国产综合久久久久久漫画| 精品亚洲成a人在线观看| 国产精品毛片无遮挡高清| 欧洲一区在线电影| 国产精品自在在线| 一级精品视频在线观看宜春院| 日韩午夜电影av| 99久久99精品久久久久久| 日本色综合中文字幕|