亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.c

?? <基于fpga的嵌入式設計上的光盤的第四章第二個實驗
?? C
字號:
/* $Id: xipif_v1_23_b.c,v 1.3 2004/11/15 20:31:35 xduan Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.c** This file contains the implementation of the XIpIf component. The* XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** The interrupt registers of the IPIF are parameterizable such that the only* the number of bits necessary for the device are implemented. The functions* of this component do not attempt to validate that the passed in arguments are* valid based upon the number of implemented bits.  This is necessary to* maintain the level of performance required for the common components.  Bits* of the registers are assigned starting at the least significant bit of the* registers.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.23b jhl  02/27/01 Repartioned to reduce size* 1.23b rpm  08/17/04 Doxygenated for inclusion in API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************//***************************** Include Files *********************************/#include "xipif_v1_23_b.h"#include "xio.h"/************************** Constant Definitions *****************************//* the following constant is used to generate bit masks for register testing * in the self test functions, it defines the starting bit mask that is to be * shifted from the LSB to MSB in creating a register test mask */#define XIIF_V123B_FIRST_BIT_MASK     1UL/* the following constant defines the maximum number of bits which may be * used in the registers at the device and IP levels, this is based upon the * number of bits available in the registers */#define XIIF_V123B_MAX_REG_BIT_COUNT 32/**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//************************** Variable Definitions *****************************//************************** Function Prototypes ******************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress,                              Xuint32 IpRegistersWidth);/*****************************************************************************//**** This function performs a self test on the specified IPIF component.  Many* of the registers in the IPIF are tested to ensure proper operation.  This* function is destructive because the IPIF is reset at the start of the test* and at the end of the test to ensure predictable results.  The IPIF reset* also resets the entire device that uses the IPIF.  This function exits with* all interrupts for the device disabled.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A value of XST_SUCCESS indicates the test was successful with no errors.* Any one of the following error values may also be returned.*                                       <br><br>*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP interrupt*                                       status register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it** @note** None.*******************************************************************************/XStatus XIpIfV123b_SelfTest(Xuint32 RegBaseAddress,                            Xuint8 IpRegistersWidth){    XStatus Status;    /* assert to verify arguments are valid */    XASSERT_NONVOID(IpRegistersWidth <= XIIF_V123B_MAX_REG_BIT_COUNT);    /* reset the IPIF such that it's in a known state before the test     * and interrupts are globally disabled     */    XIIF_V123B_RESET(RegBaseAddress);    /* perform the self test on the IP interrupt registers, if     * it is not successful exit with the status     */    Status = IpIntrSelfTest(RegBaseAddress, IpRegistersWidth);    if (Status != XST_SUCCESS)    {        return Status;    }    /* reset the IPIF such that it's in a known state before exiting test */    XIIF_V123B_RESET(RegBaseAddress);    /* reaching this point means there were no errors, return success */    return XST_SUCCESS;}/******************************************************************************* Perform a self test on the IP interrupt registers of the IPIF. This* function modifies registers of the IPIF such that they are not guaranteed* to be in the same state when it returns.  Any bits in the IP interrupt* status register which are set are assumed to be set by default after a reset* and are not tested in the test.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A status indicating XST_SUCCESS if the test was successful.  Otherwise, one* of the following values is returned.*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP status*                                       register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it* @note** None.*******************************************************************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress, Xuint32 IpRegistersWidth){    /* ensure that the IP interrupt enable register is  zero     * as it should be at reset, the interrupt status is dependent upon the     * IP such that it's reset value is not known     */    if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)    {        return XST_IPIF_RESET_REGISTER_ERROR;    }    /* if there are any used IP interrupts, then test all of the interrupt     * bits in all testable registers     */    if (IpRegistersWidth > 0)    {        Xuint32 BitCount;        Xuint32 IpInterruptMask = XIIF_V123B_FIRST_BIT_MASK;        Xuint32 Mask = XIIF_V123B_FIRST_BIT_MASK; /* bits assigned MSB to LSB */        Xuint32 InterruptStatus;        /* generate the register masks to be used for IP register tests, the         * number of bits supported by the hardware is parameterizable such         * that only that number of bits are implemented in the registers, the         * bits are allocated starting at the MSB of the registers         */        for (BitCount = 1;             BitCount < IpRegistersWidth;             BitCount++)        {            Mask = Mask << 1;            IpInterruptMask |= Mask;        }        /* get the current IP interrupt status register contents, any bits         * already set must default to 1 at reset in the device and these         * bits can't be tested in the following test, remove these bits from         * the mask that was generated for the test         */        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        IpInterruptMask &= ~InterruptStatus;        /* set the bits in the device status register and verify them by reading         * the register again, all bits of the register are latched         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != IpInterruptMask)        {            return XST_IPIF_IP_STATUS_ERROR;        }        /* test to ensure that the bits set in the IP interrupt status register         * can be cleared by acknowledging them in the IP interrupt status         * register then read it again and verify it was cleared         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != 0)        {            return XST_IPIF_IP_ACK_ERROR;        }        /* set the IP interrupt enable set register and then read the IP         * interrupt enable register and verify the interrupts were enabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, IpInterruptMask);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != IpInterruptMask)        {            return XST_IPIF_IP_ENABLE_ERROR;        }        /* clear the IP interrupt enable register and then read the         * IP interrupt enable register and verify the interrupts were disabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, 0);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)        {            return XST_IPIF_IP_ENABLE_ERROR;        }    }    return XST_SUCCESS;}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美精品一区二区精品网| 欧美日本国产一区| 国产精品自拍毛片| 国产成人av资源| 成人aaaa免费全部观看| gogogo免费视频观看亚洲一| 日本久久电影网| 欧美人xxxx| 精品国产伦一区二区三区观看体验 | 欧美日韩视频专区在线播放| 欧美喷潮久久久xxxxx| 欧美一区二区三区四区久久| 欧美xxxx老人做受| 亚洲天堂网中文字| 亚洲18女电影在线观看| 国产一区二区不卡| 日本乱人伦一区| 久久无码av三级| 亚洲国产综合视频在线观看| 免费看精品久久片| 在线日韩一区二区| 国产精品久久网站| 石原莉奈在线亚洲二区| 欧美日韩免费一区二区三区视频| av午夜一区麻豆| 欧美亚洲自拍偷拍| 精品欧美久久久| 日韩亚洲欧美综合| 一区二区三区四区蜜桃| 国产自产v一区二区三区c| 色噜噜狠狠色综合中国| 国产欧美精品国产国产专区| 亚洲一区二区视频在线观看| 成人综合婷婷国产精品久久免费| 欧美一区二区三区在线看| 亚洲男人的天堂在线观看| 成人av在线资源网| 精品久久久久久久一区二区蜜臀| 亚洲欧美在线视频| 不卡影院免费观看| 国产精品成人网| 9l国产精品久久久久麻豆| 中文字幕一区二区日韩精品绯色| 久久不见久久见免费视频7| 欧美日韩在线一区二区| 一区二区三区在线观看欧美 | 成人高清免费在线播放| 精品电影一区二区| 国产成人午夜精品影院观看视频| 日韩精品一区二区三区swag | 大桥未久av一区二区三区中文| 亚洲视频在线一区| 欧美色图一区二区三区| 26uuu久久天堂性欧美| 欧美日韩情趣电影| 欧洲日韩一区二区三区| 99久久久无码国产精品| 国产剧情一区在线| 国产高清在线精品| 激情成人午夜视频| 久久99久国产精品黄毛片色诱| 亚洲综合精品自拍| 亚洲一区在线观看免费| 伊人性伊人情综合网| 一级女性全黄久久生活片免费| 精品欧美一区二区三区精品久久 | 日韩欧美在线一区二区三区| a在线欧美一区| 成人sese在线| 国产成人综合在线播放| 寂寞少妇一区二区三区| 午夜精品久久久久久| 亚洲一区二区四区蜜桃| 一区二区三区欧美日| 综合久久久久久久| 亚洲天堂2016| 亚洲与欧洲av电影| 日韩精品一区第一页| 午夜av区久久| 久久国产综合精品| 国产主播一区二区| 亚洲成人一区在线| 亚洲h动漫在线| 免费在线一区观看| 六月婷婷色综合| 国产又黄又大久久| 丁香六月久久综合狠狠色| 色诱亚洲精品久久久久久| 成人午夜短视频| 成人爱爱电影网址| 91精品国产综合久久福利| 久久久三级国产网站| 午夜视频在线观看一区| 国产麻豆精品视频| 色呦呦网站一区| 日韩免费一区二区| 亚洲欧美一区二区视频| 午夜精品一区在线观看| 丰满少妇久久久久久久 | 青青青伊人色综合久久| 国产不卡高清在线观看视频| 欧美性大战久久久久久久蜜臀| 欧美电影免费观看高清完整版在| 一区免费观看视频| 精品一区二区三区在线观看国产| 99热在这里有精品免费| 久久综合狠狠综合久久综合88 | 日韩欧美在线不卡| 伊人开心综合网| 91同城在线观看| 久久精品一区二区三区不卡| 亚洲国产一区二区在线播放| 国内精品视频666| 欧美伦理影视网| 亚洲欧美激情在线| 99久久亚洲一区二区三区青草| 91精品久久久久久蜜臀| 亚洲国产日韩a在线播放性色| 成人毛片在线观看| 中文字幕精品在线不卡| 成人av资源在线| 中文字幕一区不卡| 欧美日韩小视频| 99在线视频精品| 一区二区三区免费看视频| 欧美精品第一页| 99国产精品视频免费观看| 午夜欧美一区二区三区在线播放| 欧美mv和日韩mv的网站| 欧洲一区二区三区在线| 日韩电影在线一区| 欧美成人艳星乳罩| 成人福利视频网站| 亚洲最新在线观看| 欧美精品一区二区高清在线观看| 久久精品国产亚洲高清剧情介绍| 欧美大片拔萝卜| 91麻豆免费视频| 国产精品一二三四| 午夜影视日本亚洲欧洲精品| 2023国产精品视频| 精品视频在线免费看| 韩国v欧美v日本v亚洲v| 亚洲视频 欧洲视频| 精品久久一区二区| av电影一区二区| 麻豆精品一区二区三区| 亚洲欧美一区二区三区国产精品| 日本成人在线视频网站| 91在线视频免费观看| 黄色日韩网站视频| 麻豆精品一二三| 久久精品国产秦先生| 成人欧美一区二区三区视频网页| 蜜臀99久久精品久久久久久软件| 尤物av一区二区| 亚洲最色的网站| 亚洲线精品一区二区三区| 一区二区在线观看视频| 一区二区三区中文字幕| 亚洲综合一区二区三区| 亚洲综合色视频| 奇米一区二区三区av| 国产一区在线精品| www.久久精品| 欧美日韩一区小说| 精品精品国产高清一毛片一天堂| 久久影院午夜片一区| 国产精品久久三区| 亚洲国产精品一区二区久久恐怖片| 精品国产乱码久久久久久1区2区| 99精品视频在线播放观看| 亚洲精品免费在线| 91精品国产色综合久久不卡电影 | 欧美做爰猛烈大尺度电影无法无天| 亚洲黄色性网站| 欧美不卡一区二区三区四区| 成人av在线影院| 精品一区二区三区欧美| 国产精品久久影院| 777a∨成人精品桃花网| 国产成人免费视频网站 | 欧美成人高清电影在线| 成人午夜av在线| 精品在线视频一区| 亚洲一区二区视频在线| 亚洲国产精品传媒在线观看| 制服丝袜激情欧洲亚洲| 波多野结衣中文字幕一区二区三区| 亚洲大型综合色站| 亚洲色大成网站www久久九九| 精品精品国产高清a毛片牛牛| 欧美日韩mp4| 欧美视频日韩视频| 成人av在线资源网站| 国产suv精品一区二区883| www.色精品| 色欧美88888久久久久久影院| 久久久国际精品| 美女任你摸久久|