?? de2_default.fit.talkback.xml
字號(hào):
<!--
This XML file (created on Thu Jun 08 14:09:11 2006) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature. To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder. For more information, go
to www.altera.com/products/software/download/dnl-download_license.html
-->
<talkback>
<ver>5.1</ver>
<schema>quartus_version_5.1_build_176.xsd</schema><license>
<host_id>00123f4b0b3f</host_id>
<nic_id>00123f4b0b3f</nic_id>
<cdrive_id>882dfa9e</cdrive_id>
</license>
<tool>
<name>Quartus II</name>
<version>5.1</version>
<build>Build 176</build>
<binary_type>32</binary_type>
<module>quartus_fit.exe</module>
<edition>Web Edition</edition>
<compilation_end_time>Thu Jun 08 14:09:11 2006</compilation_end_time>
</tool>
<machine>
<os>Windows XP</os>
<cpu>
<proc_count>2</proc_count>
<cpu_freq units="MHz">3391</cpu_freq>
</cpu>
<ram units="MB">1023</ram>
</machine>
<top_file>C:/Documents and Settings/Bruce Land/My Documents/EEdocs/ECE576/DE2/MyExamples/DE2_VGA3/DE2_Default</top_file>
<resource_usage_summary>
<rsc name="Total logic elements" util="1" max=" 33216 " type="int">352 </rsc>
<rsc name="-- Combinational with no register" type="int">162</rsc>
<rsc name="-- Register only" type="int">11</rsc>
<rsc name="-- Combinational with a register" type="int">179</rsc>
<rsc name="Logic element usage by number of LUT inputs" type="text"></rsc>
<rsc name="-- 4 input functions" type="int">137</rsc>
<rsc name="-- 3 input functions" type="int">30</rsc>
<rsc name="-- <=2 input functions" type="int">174</rsc>
<rsc name="-- Register only" type="int">11</rsc>
<rsc name="-- Combinational cells for routing" type="int">11</rsc>
<rsc name="Logic elements by mode" type="text"></rsc>
<rsc name="-- normal mode" type="int">254</rsc>
<rsc name="-- arithmetic mode" type="int">87</rsc>
<rsc name="Total registers" util="1" max=" 33216 " type="int">190 </rsc>
<rsc name="Total LABs" util="1" max=" 2076 " type="int">25 </rsc>
<rsc name="User inserted logic elements" type="int">0</rsc>
<rsc name="Virtual pins" type="int">0</rsc>
<rsc name="I/O pins" util="89" max=" 475 " type="int">425 </rsc>
<rsc name="-- Clock pins" util="100" max=" 8 " type="int">8 </rsc>
<rsc name="Global signals" type="int">4</rsc>
<rsc name="M4Ks" util="0" max=" 105 " type="int">0 </rsc>
<rsc name="Total memory bits" util="0" max=" 483840 " type="int">0 </rsc>
<rsc name="Total RAM block bits" util="0" max=" 483840 " type="int">0 </rsc>
<rsc name="Embedded Multiplier 9-bit elements" util="0" max=" 70 " type="int">0 </rsc>
<rsc name="PLLs" util="25" max=" 4 " type="int">1 </rsc>
<rsc name="Global clocks" util="25" max=" 16 " type="int">4 </rsc>
<rsc name="Maximum fan-out node" type="text">VGA_Audio_PLL:p1|altpll:altpll_component|_clk0~clkctrl</rsc>
<rsc name="Maximum fan-out" type="int">169</rsc>
<rsc name="Highest non-global fan-out signal" type="text">KEY[0]</rsc>
<rsc name="Highest non-global fan-out" type="int">95</rsc>
<rsc name="Total fan-out" type="int">1700</rsc>
<rsc name="Average fan-out" type="float">1.75</rsc>
</resource_usage_summary>
<pll_summary>
<row>
<name>VGA_Audio_PLL:p1|altpll:altpll_component|pll</name>
<pll_mode>Normal</pll_mode>
<compensate_clock>clock0</compensate_clock>
<input_frequency_0 units="MHz">27.0</input_frequency_0>
<nominal_vco_frequency units="MHz">755.9</nominal_vco_frequency>
<freq_min_lock units="MHz">17.86</freq_min_lock>
<freq_max_lock units="MHz">35.71</freq_max_lock>
<m_vco_tap>4</m_vco_tap>
<m_initial>8</m_initial>
<m_value>28</m_value>
<n_value>1</n_value>
<pll_location>PLL_3</pll_location>
<pll_inclk0_signal>CLOCK_27</pll_inclk0_signal>
</row>
</pll_summary>
<pll_usage>
<row>
<name>VGA_Audio_PLL:p1|altpll:altpll_component|_clk0</name>
<output_clock>clock0</output_clock>
<mult>14</mult>
<div>15</div>
<output_frequency units="MHz">25.2</output_frequency>
<phase_shift>0 (0 ps)</phase_shift>
<duty_cycle>50/50</duty_cycle>
<counter>C0</counter>
<counter_value>30</counter_value>
<high___low>15/15 Even</high___low>
<initial>8</initial>
<vco_tap>4</vco_tap>
</row>
<row>
<name>VGA_Audio_PLL:p1|altpll:altpll_component|_clk2</name>
<output_clock>clock2</output_clock>
<mult>14</mult>
<div>15</div>
<output_frequency units="MHz">25.2</output_frequency>
<phase_shift>-90 (-9921 ps)</phase_shift>
<duty_cycle>50/50</duty_cycle>
<counter>C1</counter>
<counter_value>30</counter_value>
<high___low>15/15 Even</high___low>
<initial>1</initial>
<vco_tap>0</vco_tap>
</row>
</pll_usage>
<control_signals>
<row>
<name>CLOCK_27</name>
<location>PIN_D13</location>
<fan_out>1</fan_out>
<usage>Clock</usage>
<global>no</global>
</row>
<row>
<name>Reset_Delay:r0|oRESET</name>
<location>LCFF_X1_Y18_N5</location>
<fan_out>53</fan_out>
<usage>Async. clear</usage>
<global>yes</global>
<global_resource_used>Global clock</global_resource_used>
<global_line_name>GCLK3</global_line_name>
</row>
<row>
<name>CLOCK_50</name>
<location>PIN_N2</location>
<fan_out>21</fan_out>
<usage>Clock</usage>
<global>yes</global>
<global_resource_used>Global clock</global_resource_used>
<global_line_name>GCLK2</global_line_name>
</row>
<row>
<name>VGA_Audio_PLL:p1|altpll:altpll_component|_clk0</name>
<location>PLL_3</location>
<fan_out>169</fan_out>
<usage>Clock</usage>
<global>yes</global>
<global_resource_used>Global clock</global_resource_used>
<global_line_name>GCLK11</global_line_name>
</row>
</control_signals>
<non_global_high_fan_out_signals>
<row>
<name>led[0]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>led[1]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>led[2]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>led[3]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>addr_reg[0]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>addr_reg[1]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>addr_reg[2]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>addr_reg[3]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>addr_reg[4]</name>
<fan_out>1</fan_out>
</row>
<row>
<name>addr_reg[5]</name>
<fan_out>1</fan_out>
</row>
</non_global_high_fan_out_signals>
<interconnect_usage_summary>
<rsc name="Local interconnects" util="1" max=" 33216 " type="int">232 </rsc>
<rsc name="Block interconnects" util="1" max=" 94460 " type="int">460 </rsc>
<rsc name="R4 interconnects" util="1" max=" 81294 " type="int">360 </rsc>
<rsc name="R24 interconnects" util="1" max=" 3091 " type="int">31 </rsc>
<rsc name="C4 interconnects" util="1" max=" 60840 " type="int">343 </rsc>
<rsc name="C16 interconnects" util="1" max=" 3315 " type="int">27 </rsc>
<rsc name="Global clocks" util="25" max=" 16 " type="int">4 </rsc>
<rsc name="Direct links" util="1" max=" 94460 " type="int">62 </rsc>
</interconnect_usage_summary>
<mep_data>
<command_line>quartus_fit --read_settings_files=off --write_settings_files=off DE2_Default -c DE2_Default</command_line>
</mep_data>
<software_data>
<smart_recompile>off</smart_recompile>
</software_data>
<fitter_settings>
<row>
<option>Device</option>
<setting>EP2C35F672C6</setting>
</row>
<row>
<option>SignalProbe signals routed during normal compilation</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Use smart compilation</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Router Timing Optimization Level</option>
<setting>Normal</setting>
<default_value>Normal</default_value>
</row>
<row>
<option>Placement Effort Multiplier</option>
<setting>1.0</setting>
<default_value>1.0</default_value>
</row>
<row>
<option>Router Effort Multiplier</option>
<setting>1.0</setting>
<default_value>1.0</default_value>
</row>
<row>
<option>Optimize Hold Timing</option>
<setting>IO Paths and Minimum TPD Paths</setting>
<default_value>IO Paths and Minimum TPD Paths</default_value>
</row>
<row>
<option>Optimize Fast-Corner Timing</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>PowerPlay Power Optimization</option>
<setting>Normal compilation</setting>
<default_value>Normal compilation</default_value>
</row>
<row>
<option>Optimize Timing</option>
<setting>Normal compilation</setting>
<default_value>Normal compilation</default_value>
</row>
<row>
<option>Optimize IOC Register Placement for Timing</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Limit to One Fitting Attempt</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Final Placement Optimizations</option>
<setting>Automatically</setting>
<default_value>Automatically</default_value>
</row>
<row>
<option>Fitter Aggressive Routability Optimizations</option>
<setting>Automatically</setting>
<default_value>Automatically</default_value>
</row>
<row>
<option>Fitter Initial Placement Seed</option>
<setting>1</setting>
<default_value>1</default_value>
</row>
<row>
<option>PCI I/O</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Weak Pull-Up Resistor</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Enable Bus-Hold Circuitry</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Auto Global Memory Control Signals</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Auto Packed Registers -- Stratix II/Cyclone II</option>
<setting>Auto</setting>
<default_value>Auto</default_value>
</row>
<row>
<option>Auto Delay Chains</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Auto Merge PLLs</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Fitter Effort</option>
<setting>Auto Fit</setting>
<default_value>Auto Fit</default_value>
</row>
<row>
<option>Physical Synthesis Effort Level</option>
<setting>Normal</setting>
<default_value>Normal</default_value>
</row>
<row>
<option>Auto Global Clock</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Auto Global Register Control Signals</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
</fitter_settings>
<fitter_device_options>
<row>
<option>Enable user-supplied start-up clock (CLKUSR)</option>
<setting>Off</setting>
</row>
<row>
<option>Enable device-wide reset (DEV_CLRn)</option>
<setting>Off</setting>
</row>
<row>
<option>Enable device-wide output enable (DEV_OE)</option>
<setting>Off</setting>
</row>
<row>
<option>Enable INIT_DONE output</option>
<setting>Off</setting>
</row>
<row>
<option>Configuration scheme</option>
<setting>Active Serial</setting>
</row>
<row>
<option>Error detection CRC</option>
<setting>Off</setting>
</row>
<row>
<option>Reserve ASDO pin after configuration.</option>
<setting>As input tri-stated</setting>
</row>
<row>
<option>Reserve all unused pins</option>
<setting>As input tri-stated</setting>
</row>
<row>
<option>Base pin-out file on sameframe device</option>
<setting>Off</setting>
</row>
</fitter_device_options>
<input_pins>
<row>
<name>AUD_ADCDAT</name>
<pin__>B5</pin__>
<i_o_bank>3</i_o_bank>
<x_coordinate>3</x_coordinate>
<y_coordinate>36</y_coordinate>
<cell_number>2</cell_number>
<combinational_fan_out>0</combinational_fan_out>
<registered_fan_out>0</registered_fan_out>
<global>no</global>
<input_register>no</input_register>
<power_up_high>no</power_up_high>
<pci_i_o_enabled>no</pci_i_o_enabled>
<bus_hold>no</bus_hold>
<weak_pull_up>Off</weak_pull_up>
<i_o_standard>LVTTL</i_o_standard>
<termination>Off</termination>
<location_assigned_by>User</location_assigned_by>
</row>
<row>
<name>CLOCK_27</name>
<pin__>D13</pin__>
<i_o_bank>3</i_o_bank>
<x_coordinate>31</x_coordinate>
<y_coordinate>36</y_coordinate>
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號(hào)
Ctrl + =
減小字號(hào)
Ctrl + -