亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? de2_default.fit.talkback.xml

?? The VGA example generates a 320x240 diffusion-limited-aggregation (DLA) on Altera DE2 board. A DLA i
?? XML
?? 第 1 頁 / 共 5 頁
字號(hào):

<!--
This XML file (created on Thu Jun 08 14:09:11 2006) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to www.altera.com/products/software/download/dnl-download_license.html
-->
<talkback>
<ver>5.1</ver>
<schema>quartus_version_5.1_build_176.xsd</schema><license>
	<host_id>00123f4b0b3f</host_id>
	<nic_id>00123f4b0b3f</nic_id>
	<cdrive_id>882dfa9e</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>5.1</version>
	<build>Build 176</build>
	<binary_type>32</binary_type>
	<module>quartus_fit.exe</module>
	<edition>Web Edition</edition>
	<compilation_end_time>Thu Jun 08 14:09:11 2006</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>2</proc_count>
		<cpu_freq units="MHz">3391</cpu_freq>
	</cpu>
	<ram units="MB">1023</ram>
</machine>
<top_file>C:/Documents and Settings/Bruce Land/My Documents/EEdocs/ECE576/DE2/MyExamples/DE2_VGA3/DE2_Default</top_file>
<resource_usage_summary>
	<rsc name="Total logic elements" util="1" max=" 33216 " type="int">352 </rsc>
	<rsc name="-- Combinational with no register" type="int">162</rsc>
	<rsc name="-- Register only" type="int">11</rsc>
	<rsc name="-- Combinational with a register" type="int">179</rsc>
	<rsc name="Logic element usage by number of LUT inputs" type="text"></rsc>
	<rsc name="-- 4 input functions" type="int">137</rsc>
	<rsc name="-- 3 input functions" type="int">30</rsc>
	<rsc name="-- &lt;=2 input functions" type="int">174</rsc>
	<rsc name="-- Register only" type="int">11</rsc>
	<rsc name="-- Combinational cells for routing" type="int">11</rsc>
	<rsc name="Logic elements by mode" type="text"></rsc>
	<rsc name="-- normal mode" type="int">254</rsc>
	<rsc name="-- arithmetic mode" type="int">87</rsc>
	<rsc name="Total registers" util="1" max=" 33216 " type="int">190 </rsc>
	<rsc name="Total LABs" util="1" max=" 2076 " type="int">25 </rsc>
	<rsc name="User inserted logic elements" type="int">0</rsc>
	<rsc name="Virtual pins" type="int">0</rsc>
	<rsc name="I/O pins" util="89" max=" 475 " type="int">425 </rsc>
	<rsc name="-- Clock pins" util="100" max=" 8 " type="int">8 </rsc>
	<rsc name="Global signals" type="int">4</rsc>
	<rsc name="M4Ks" util="0" max=" 105 " type="int">0 </rsc>
	<rsc name="Total memory bits" util="0" max=" 483840 " type="int">0 </rsc>
	<rsc name="Total RAM block bits" util="0" max=" 483840 " type="int">0 </rsc>
	<rsc name="Embedded Multiplier 9-bit elements" util="0" max=" 70 " type="int">0 </rsc>
	<rsc name="PLLs" util="25" max=" 4 " type="int">1 </rsc>
	<rsc name="Global clocks" util="25" max=" 16 " type="int">4 </rsc>
	<rsc name="Maximum fan-out node" type="text">VGA_Audio_PLL:p1|altpll:altpll_component|_clk0~clkctrl</rsc>
	<rsc name="Maximum fan-out" type="int">169</rsc>
	<rsc name="Highest non-global fan-out signal" type="text">KEY[0]</rsc>
	<rsc name="Highest non-global fan-out" type="int">95</rsc>
	<rsc name="Total fan-out" type="int">1700</rsc>
	<rsc name="Average fan-out" type="float">1.75</rsc>
</resource_usage_summary>
<pll_summary>
	<row>
		<name>VGA_Audio_PLL:p1|altpll:altpll_component|pll</name>
		<pll_mode>Normal</pll_mode>
		<compensate_clock>clock0</compensate_clock>
		<input_frequency_0 units="MHz">27.0</input_frequency_0>
		<nominal_vco_frequency units="MHz">755.9</nominal_vco_frequency>
		<freq_min_lock units="MHz">17.86</freq_min_lock>
		<freq_max_lock units="MHz">35.71</freq_max_lock>
		<m_vco_tap>4</m_vco_tap>
		<m_initial>8</m_initial>
		<m_value>28</m_value>
		<n_value>1</n_value>
		<pll_location>PLL_3</pll_location>
		<pll_inclk0_signal>CLOCK_27</pll_inclk0_signal>
	</row>
</pll_summary>
<pll_usage>
	<row>
		<name>VGA_Audio_PLL:p1|altpll:altpll_component|_clk0</name>
		<output_clock>clock0</output_clock>
		<mult>14</mult>
		<div>15</div>
		<output_frequency units="MHz">25.2</output_frequency>
		<phase_shift>0 (0 ps)</phase_shift>
		<duty_cycle>50/50</duty_cycle>
		<counter>C0</counter>
		<counter_value>30</counter_value>
		<high___low>15/15 Even</high___low>
		<initial>8</initial>
		<vco_tap>4</vco_tap>
	</row>
	<row>
		<name>VGA_Audio_PLL:p1|altpll:altpll_component|_clk2</name>
		<output_clock>clock2</output_clock>
		<mult>14</mult>
		<div>15</div>
		<output_frequency units="MHz">25.2</output_frequency>
		<phase_shift>-90 (-9921 ps)</phase_shift>
		<duty_cycle>50/50</duty_cycle>
		<counter>C1</counter>
		<counter_value>30</counter_value>
		<high___low>15/15 Even</high___low>
		<initial>1</initial>
		<vco_tap>0</vco_tap>
	</row>
</pll_usage>
<control_signals>
	<row>
		<name>CLOCK_27</name>
		<location>PIN_D13</location>
		<fan_out>1</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>Reset_Delay:r0|oRESET</name>
		<location>LCFF_X1_Y18_N5</location>
		<fan_out>53</fan_out>
		<usage>Async. clear</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK3</global_line_name>
	</row>
	<row>
		<name>CLOCK_50</name>
		<location>PIN_N2</location>
		<fan_out>21</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK2</global_line_name>
	</row>
	<row>
		<name>VGA_Audio_PLL:p1|altpll:altpll_component|_clk0</name>
		<location>PLL_3</location>
		<fan_out>169</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK11</global_line_name>
	</row>
</control_signals>
<non_global_high_fan_out_signals>
	<row>
		<name>led[0]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>led[1]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>led[2]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>led[3]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>addr_reg[0]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>addr_reg[1]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>addr_reg[2]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>addr_reg[3]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>addr_reg[4]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>addr_reg[5]</name>
		<fan_out>1</fan_out>
	</row>
</non_global_high_fan_out_signals>
<interconnect_usage_summary>
	<rsc name="Local interconnects" util="1" max=" 33216 " type="int">232 </rsc>
	<rsc name="Block interconnects" util="1" max=" 94460 " type="int">460 </rsc>
	<rsc name="R4 interconnects" util="1" max=" 81294 " type="int">360 </rsc>
	<rsc name="R24 interconnects" util="1" max=" 3091 " type="int">31 </rsc>
	<rsc name="C4 interconnects" util="1" max=" 60840 " type="int">343 </rsc>
	<rsc name="C16 interconnects" util="1" max=" 3315 " type="int">27 </rsc>
	<rsc name="Global clocks" util="25" max=" 16 " type="int">4 </rsc>
	<rsc name="Direct links" util="1" max=" 94460 " type="int">62 </rsc>
</interconnect_usage_summary>
<mep_data>
	<command_line>quartus_fit --read_settings_files=off --write_settings_files=off DE2_Default -c DE2_Default</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>EP2C35F672C6</setting>
	</row>
	<row>
		<option>SignalProbe signals routed during normal compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Router Timing Optimization Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Placement Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Router Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Optimize Hold Timing</option>
		<setting>IO Paths and Minimum TPD Paths</setting>
		<default_value>IO Paths and Minimum TPD Paths</default_value>
	</row>
	<row>
		<option>Optimize Fast-Corner Timing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>PowerPlay Power Optimization</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Final Placement Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Aggressive Routability Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>PCI I/O</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Weak Pull-Up Resistor</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Enable Bus-Hold Circuitry</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Memory Control Signals</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Packed Registers -- Stratix II/Cyclone II</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Delay Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Merge PLLs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
	<row>
		<option>Physical Synthesis Effort Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Auto Global Clock</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Global Register Control Signals</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
</fitter_settings>
<fitter_device_options>
	<row>
		<option>Enable user-supplied start-up clock (CLKUSR)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide reset (DEV_CLRn)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide output enable (DEV_OE)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable INIT_DONE output</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Configuration scheme</option>
		<setting>Active Serial</setting>
	</row>
	<row>
		<option>Error detection CRC</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Reserve ASDO pin after configuration.</option>
		<setting>As input tri-stated</setting>
	</row>
	<row>
		<option>Reserve all unused pins</option>
		<setting>As input tri-stated</setting>
	</row>
	<row>
		<option>Base pin-out file on sameframe device</option>
		<setting>Off</setting>
	</row>
</fitter_device_options>
<input_pins>
	<row>
		<name>AUD_ADCDAT</name>
		<pin__>B5</pin__>
		<i_o_bank>3</i_o_bank>
		<x_coordinate>3</x_coordinate>
		<y_coordinate>36</y_coordinate>
		<cell_number>2</cell_number>
		<combinational_fan_out>0</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>CLOCK_27</name>
		<pin__>D13</pin__>
		<i_o_bank>3</i_o_bank>
		<x_coordinate>31</x_coordinate>
		<y_coordinate>36</y_coordinate>

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
奇米影视一区二区三区| 成人精品免费网站| 日韩一区精品字幕| 一区二区三区丝袜| 亚洲另类在线一区| 亚洲电影你懂得| 亚洲国产日韩a在线播放| 亚洲一区二区免费视频| 亚洲午夜精品在线| 男女性色大片免费观看一区二区 | 免费在线观看一区二区三区| 亚洲高清久久久| 日韩高清不卡一区二区三区| 日本午夜精品视频在线观看 | 亚洲欧美另类小说视频| 国产精品国产馆在线真实露脸 | 欧美中文字幕一区| 欧美高清视频一二三区| 777奇米四色成人影色区| 日韩欧美一级精品久久| 久久人人爽爽爽人久久久| 欧美激情在线观看视频免费| 国产精品国产三级国产aⅴ中文 | 亚洲国产毛片aaaaa无费看| 午夜电影一区二区| 精品在线你懂的| 成人中文字幕在线| 在线日韩一区二区| 日韩你懂的在线观看| 国产色婷婷亚洲99精品小说| 亚洲视频精选在线| 婷婷夜色潮精品综合在线| 精品一区二区综合| av电影在线观看一区| 欧美日韩成人在线| 精品国产亚洲在线| 亚洲丝袜精品丝袜在线| 香蕉成人啪国产精品视频综合网| 美女诱惑一区二区| 成人av资源网站| 欧美电影一区二区| 中文天堂在线一区| 亚洲成av人在线观看| 国产一区二区不卡老阿姨| 成人短视频下载| 欧美猛男男办公室激情| 久久久精品日韩欧美| 亚洲精品久久久久久国产精华液| 日产精品久久久久久久性色| 国产老女人精品毛片久久| 91亚洲精品乱码久久久久久蜜桃| 51久久夜色精品国产麻豆| 欧美经典一区二区三区| 午夜欧美一区二区三区在线播放| 国产乱国产乱300精品| 欧美日韩国产大片| 中文字幕国产一区| 免费视频一区二区| 99久久精品一区| 精品国产乱码久久久久久浪潮| 中文字幕在线观看一区| 美腿丝袜亚洲三区| 欧美亚一区二区| 中文字幕精品三区| 麻豆精品新av中文字幕| 91官网在线免费观看| 国产调教视频一区| 免费观看日韩电影| 在线国产亚洲欧美| 中文字幕不卡在线| 韩国三级在线一区| 91精品黄色片免费大全| 日韩美女视频19| 国产很黄免费观看久久| 在线成人午夜影院| 夜夜嗨av一区二区三区网页| 国产99久久久精品| 日韩视频免费观看高清完整版 | 欧美日韩精品三区| 综合激情网...| 国产电影精品久久禁18| 欧美一区二区三区免费视频| 亚洲男人的天堂一区二区| 国产91精品欧美| 久久综合色婷婷| 日本不卡视频一二三区| 欧美伊人久久久久久午夜久久久久| 日本一区二区三区国色天香| 久久99久久99精品免视看婷婷| 欧美日韩在线播放一区| 亚洲欧美精品午睡沙发| 成人a区在线观看| 国产欧美日韩亚州综合| 黄色日韩三级电影| 精品国产免费人成电影在线观看四季| 午夜电影久久久| 欧美精品色综合| 偷拍亚洲欧洲综合| 欧美色中文字幕| 亚洲一区中文日韩| 欧洲一区在线电影| 亚洲最新视频在线观看| 一本久道久久综合中文字幕| 中文字幕日韩一区| 91麻豆福利精品推荐| 亚洲三级免费电影| 色婷婷综合激情| 亚洲一级在线观看| 欧美在线观看视频一区二区三区| 日韩美女啊v在线免费观看| 99精品视频中文字幕| 亚洲视频在线观看三级| 91免费版pro下载短视频| 亚洲人成在线观看一区二区| 一本色道久久综合亚洲91| 一区二区日韩av| 欧美色图片你懂的| 日韩制服丝袜av| 精品国产一区二区三区av性色| 精品在线你懂的| 欧美国产丝袜视频| 色综合久久天天综合网| 亚洲自拍偷拍九九九| 91精品黄色片免费大全| 日韩欧美一区二区久久婷婷| 日韩av一二三| 欧美精品一区二区久久久| 成人一级片网址| 亚洲乱码国产乱码精品精可以看 | 91网上在线视频| 午夜欧美大尺度福利影院在线看| 欧美一区午夜精品| 国产一区二区三区日韩| 国产精品久久久久久久浪潮网站| 91视频一区二区三区| 午夜精品久久久久久久久| 欧美一区二区高清| 国产成人av一区二区三区在线| 中文字幕日韩一区| 欧美日韩国产高清一区二区三区 | 美女视频第一区二区三区免费观看网站| 欧美videos中文字幕| 成人福利在线看| 丝袜美腿亚洲色图| 久久精品欧美一区二区三区不卡 | 日精品一区二区| 久久久精品免费免费| 91亚洲国产成人精品一区二区三| 日韩在线卡一卡二| 国产精品三级电影| 欧美久久久久久蜜桃| 国产精品亚洲人在线观看| 亚洲乱码中文字幕| 精品欧美一区二区久久| 色婷婷精品久久二区二区蜜臂av| 欧美精品色综合| 国产高清不卡一区二区| 亚洲一级二级在线| 久久久www成人免费毛片麻豆| 91官网在线免费观看| 国精产品一区一区三区mba桃花| 亚洲人成网站在线| 久久亚洲私人国产精品va媚药| 色国产综合视频| 国产精品原创巨作av| 偷偷要91色婷婷| 亚洲日本中文字幕区| 精品少妇一区二区三区视频免付费 | 精品在线一区二区| 亚洲成人免费在线| 国产精品传媒入口麻豆| 欧美本精品男人aⅴ天堂| 色网站国产精品| 粉嫩一区二区三区性色av| 日本成人在线不卡视频| 亚洲男人电影天堂| 中文字幕av一区二区三区| 日韩亚洲欧美成人一区| 色婷婷久久久亚洲一区二区三区| 国产一区在线观看麻豆| 日韩电影免费在线| 亚洲一本大道在线| 亚洲视频在线一区观看| 国产欧美日韩中文久久| 欧美www视频| 欧美一区二区三区免费观看视频| 在线视频一区二区三| 99久久精品99国产精品| 国产精品一二二区| 久久99热狠狠色一区二区| 亚洲成人在线观看视频| 最新久久zyz资源站| 国产精品美女视频| 久久精品亚洲精品国产欧美| 欧美一区二区三区视频免费| 欧美在线|欧美| 91理论电影在线观看| 91在线精品一区二区三区| 懂色av中文字幕一区二区三区| 国内一区二区在线|