亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? atahost_wb_slave.vhd

?? PowerFull ATA Host Controller
?? VHD
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
-------------------------------------------------------------------------                                                             --------  OpenCores IDE Controller                                   --------  Wishbone Slave (common for all OCIDEC cores)               --------                                                             --------  Author: Richard Herveille                                  --------          richard@asics.ws                                   --------          www.asics.ws                                       --------                                                             -----------------------------------------------------------------------------                                                             -------- Copyright (C) 2002 Richard Herveille                        --------                    richard@asics.ws                         --------                                                             -------- This source file may be used and distributed without        -------- restriction provided that this copyright statement is not   -------- removed from the file and that any derivative work contains -------- the original copyright notice and the associated disclaimer.--------                                                             --------     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     -------- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   -------- TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   -------- FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      -------- OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         -------- INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    -------- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   -------- GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        -------- BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  -------- LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  -------- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  -------- OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         -------- POSSIBILITY OF SUCH DAMAGE.                                 --------                                                             -----------------------------------------------------------------------------  CVS Log----  $Id: atahost_wb_slave.vhd,v 1.1 2002/02/18 14:32:12 rherveille Exp $----  $Date: 2002/02/18 14:32:12 $--  $Revision: 1.1 $--  $Author: rherveille $--  $Locker:  $--  $State: Exp $---- Change History:--               $Log: atahost_wb_slave.vhd,v $--               Revision 1.1  2002/02/18 14:32:12  rherveille--               renamed all files to 'atahost_***.vhd'--               broke-up 'counter.vhd' into 'ud_cnt.vhd' and 'ro_cnt.vhd'--               changed resD input to generic RESD in ud_cnt.vhd--               changed ID input to generic ID in ro_cnt.vhd--               changed core to reflect changes in ro_cnt.vhd--               removed references to 'count' library--               changed IO names--               added disclaimer--               added CVS log--               moved registers and wishbone signals into 'atahost_wb_slave.vhd'----library ieee;use ieee.std_logic_1164.all;use ieee.std_logic_arith.all;entity atahost_wb_slave is	generic(		DeviceID   : unsigned(3 downto 0) := x"0";		RevisionNo : unsigned(3 downto 0) := x"0";		-- PIO mode 0 settings (@100MHz clock)		PIO_mode0_T1 : natural := 6;                -- 70ns		PIO_mode0_T2 : natural := 28;               -- 290ns		PIO_mode0_T4 : natural := 2;                -- 30ns		PIO_mode0_Teoc : natural := 23;             -- 240ns ==> T0 - T1 - T2 = 600 - 70 - 290 = 240		-- Multiword DMA mode 0 settings (@100MHz clock)		DMA_mode0_Tm : natural := 4;                -- 50ns		DMA_mode0_Td : natural := 21;               -- 215ns		DMA_mode0_Teoc : natural := 21              -- 215ns ==> T0 - Td - Tm = 480 - 50 - 215 = 215	);	port(		-- WISHBONE SYSCON signals		clk_i  : in std_logic;                      -- master clock in		arst_i : in std_logic := '1';               -- asynchronous active low reset		rst_i  : in std_logic := '0';               -- synchronous active high reset		-- WISHBONE SLAVE signals		cyc_i : in std_logic;                       -- valid bus cycle input		stb_i : in std_logic;                       -- strobe/core select input		ack_o : out std_logic;                      -- strobe acknowledge output		rty_o : out std_logic;                      -- retry output		err_o : out std_logic;                      -- error output		adr_i : in unsigned(6 downto 2);            -- A6 = '1' ATA devices selected		                                            --          A5 = '1' CS1- asserted, '0' CS0- asserted		                                            --          A4..A2 ATA address lines		                                            -- A6 = '0' ATA controller selected		dat_i  : in std_logic_vector(31 downto 0);  -- Databus in		dat_o  : out std_logic_vector(31 downto 0); -- Databus out		sel_i  : in std_logic_vector(3 downto 0);   -- Byte select signals		we_i   : in std_logic;                      -- Write enable input		inta_o : out std_logic;                     -- interrupt request signal IDE0		-- PIO control input		PIOsel     : buffer std_logic;		PIOtip,                                         -- PIO transfer in progress		PIOack     : in std_logic;                      -- PIO acknowledge signal		PIOq       : in std_logic_vector(15 downto 0);  -- PIO data input		PIOpp_full : in std_logic;                      -- PIO write-ping-pong buffers full		irq        : in std_logic;                      -- interrupt signal input		-- DMA control inputs		DMAsel    : out std_logic;		DMAtip,                                     -- DMA transfer in progress		DMAack,                                     -- DMA transfer acknowledge		DMARxEmpty,                                 -- DMA receive buffer empty		DMATxFull,                                  -- DMA transmit buffer full		DMA_dmarq : in std_logic;                   -- wishbone DMA request		DMAq      : in std_logic_vector(31 downto 0);		-- outputs		-- control register outputs		IDEctrl_rst,		IDEctrl_IDEen,		IDEctrl_FATR1,		IDEctrl_FATR0,		IDEctrl_ppen,		DMActrl_DMAen,		DMActrl_dir,		DMActrl_BeLeC0,		DMActrl_BeLeC1 : out std_logic;		-- CMD port timing registers		PIO_cmdport_T1,		PIO_cmdport_T2,		PIO_cmdport_T4,		PIO_cmdport_Teoc    : buffer unsigned(7 downto 0);		PIO_cmdport_IORDYen : out std_logic;		-- data-port0 timing registers		PIO_dport0_T1,		PIO_dport0_T2,		PIO_dport0_T4,		PIO_dport0_Teoc    : buffer unsigned(7 downto 0);		PIO_dport0_IORDYen : out std_logic;		-- data-port1 timing registers		PIO_dport1_T1,		PIO_dport1_T2,		PIO_dport1_T4,		PIO_dport1_Teoc    : buffer unsigned(7 downto 0);		PIO_dport1_IORDYen : out std_logic;		-- DMA device0 timing registers		DMA_dev0_Tm,		DMA_dev0_Td,		DMA_dev0_Teoc    : buffer unsigned(7 downto 0);		-- DMA device1 timing registers		DMA_dev1_Tm,		DMA_dev1_Td,		DMA_dev1_Teoc    : buffer unsigned(7 downto 0)	);end entity atahost_wb_slave;architecture structural of atahost_wb_slave is	--	-- constants	--	-- addresses	alias    ATA_DEV_ADR  : std_logic is adr_i(6);	alias    ATA_ADR      : unsigned(3 downto 0) is adr_i(5 downto 2);	constant ATA_CTRL_REG : unsigned(3 downto 0) := "0000";	constant ATA_STAT_REG : unsigned(3 downto 0) := "0001";	constant ATA_PIO_CMD  : unsigned(3 downto 0) := "0010";	constant ATA_PIO_DP0  : unsigned(3 downto 0) := "0011";	constant ATA_PIO_DP1  : unsigned(3 downto 0) := "0100";	constant ATA_DMA_DEV0 : unsigned(3 downto 0) := "0101";	constant ATA_DMA_DEV1 : unsigned(3 downto 0) := "0110";	-- reserved --	constant ATA_DMA_PORT : unsigned(3 downto 0) := "1111";	--	-- function declarations	--	-- overload '=' to compare two unsigned numbers	function "=" (a, b : unsigned) return std_logic is			alias la: unsigned(1 to a'length) is a;		alias lb: unsigned(1 to b'length) is b;		variable result : std_logic;	begin		-- check vector length      assert a'length = b'length             report "std_logic_vector comparison: operands of unequal lengths"             severity FAILURE;		result := '1';		for n in 1 to a'length loop			result := result and not (la(n) xor lb(n));		end loop;		return result;	end;	-- primary address decoder	signal CONsel : std_logic;                        -- controller select, IDE devices select	signal berr, brty : std_logic;                    -- bus error, bus retry	-- registers	signal CtrlReg, StatReg : std_logic_vector(31 downto 0); -- control and status registersbegin	--	-- generate bus cycle / address decoder	--	gen_bc_dec: block		signal w_acc, dw_acc : std_logic;      -- word access, double word access		signal store_pp_full : std_logic;	begin		-- word / double word		w_acc  <= sel_i(1) and sel_i(0);		dw_acc <= sel_i(3) and sel_i(2) and sel_i(1) and sel_i(0);		-- bus error		berr  <= not w_acc when (ATA_DEV_ADR = '1') else not dw_acc;	   -- PIO accesses at least 16bit wide, no PIO access during DMAtip or pingpong full		PIOsel <= cyc_i and stb_i and ATA_DEV_ADR and w_acc and not (DMAtip or store_pp_full);		-- CON accesses only 32bit wide		CONsel <= cyc_i and stb_i and not ATA_DEV_ADR and dw_acc;		DMAsel <= CONsel and (ATA_ADR = ATA_DMA_PORT);		-- bus retry (OCIDEC-3 and above)		-- store PIOpp_full, we don't want a PPfull based retry initiated by the current bus-cycle		process(clk_i)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品蜜臀在线观看| 日本不卡在线视频| 亚洲男人都懂的| 亚洲精品免费看| 亚洲电影中文字幕在线观看| 亚洲午夜视频在线| 婷婷综合五月天| 日韩va亚洲va欧美va久久| 亚洲www啪成人一区二区麻豆| 亚洲高清免费一级二级三级| 日韩国产欧美在线播放| 国产一区二区三区电影在线观看| 国产精品18久久久久久久网站| 成人理论电影网| 欧美视频一区二区三区在线观看| 欧美老人xxxx18| 国产欧美精品一区二区三区四区| 国产精品视频一二| 日本不卡一区二区| va亚洲va日韩不卡在线观看| 欧美精品日韩一本| 国产亚洲1区2区3区| 亚洲福利一二三区| 成人黄色电影在线| 91精品国产91久久综合桃花| 精品国产一区二区在线观看| 国产精品久久久久久久午夜片| 一区二区三区资源| 国产大片一区二区| 在线播放视频一区| 国产精品美女久久福利网站| 青青草原综合久久大伊人精品| 91麻豆6部合集magnet| 久久老女人爱爱| 美国十次综合导航| 欧美日本免费一区二区三区| 亚洲精品视频在线看| 国产成人av一区二区三区在线| 欧美一区在线视频| 亚洲一区欧美一区| 在线影院国内精品| 一区二区三区在线视频观看| 另类专区欧美蜜桃臀第一页| 在线观看一区日韩| 亚洲一区二区三区在线播放| 色诱视频网站一区| 一区二区三区蜜桃| 欧美日韩午夜精品| 日本v片在线高清不卡在线观看| 欧美精选一区二区| 日韩精品成人一区二区三区| 欧美日韩在线播放| 美女高潮久久久| 久久网这里都是精品| 国产一本一道久久香蕉| 国产精品天美传媒| 成人av电影免费在线播放| 亚洲精品免费播放| 91精品国产手机| 狠狠色狠狠色综合系列| 久久色中文字幕| 成人国产精品免费| 亚洲免费av观看| 欧美精品aⅴ在线视频| 久久精品二区亚洲w码| 欧美mv日韩mv| 成人18视频在线播放| 亚洲韩国一区二区三区| 欧美mv日韩mv| 在线观看一区日韩| 久久99蜜桃精品| 亚洲伦理在线精品| 欧美精品第1页| 成人高清免费观看| 亚洲妇女屁股眼交7| 国产精品三级av在线播放| 欧美综合亚洲图片综合区| 精品在线视频一区| 亚洲一区二三区| 国产日韩综合av| 欧美天天综合网| 成人永久aaa| 国产一区二区三区综合| 亚洲图片一区二区| 1024成人网| 欧美激情自拍偷拍| 精品国产欧美一区二区| 在线视频国内自拍亚洲视频| 国产电影一区在线| 国产一区二区主播在线| 亚洲国产欧美一区二区三区丁香婷| 国产精品视频看| 日韩欧美在线1卡| 91麻豆精品国产91久久久久久 | 日韩欧美中文一区| 欧美色男人天堂| 成人avav影音| 不卡影院免费观看| 成人永久免费视频| www.亚洲色图.com| 成人h动漫精品| 91在线porny国产在线看| 成人av网址在线观看| 不卡的电影网站| 97se亚洲国产综合自在线不卡| 不卡一区在线观看| 日本精品视频一区二区三区| 色婷婷国产精品综合在线观看| 91丨国产丨九色丨pron| 欧美亚洲图片小说| 欧美精品久久一区二区三区| 欧美日韩一级二级三级| 欧美一级片免费看| 中文字幕va一区二区三区| 中文字幕一区在线观看视频| 一区二区三区四区亚洲| 免费高清在线视频一区·| 久久精品国产精品亚洲精品| 成人涩涩免费视频| 欧美性xxxxx极品少妇| 欧美肥妇free| 中文乱码免费一区二区 | 七七婷婷婷婷精品国产| 另类调教123区| 91香蕉视频黄| 日韩精品一区二区三区在线观看| 国产精品无遮挡| 日韩极品在线观看| 成人国产精品免费观看| 欧美日韩你懂的| 欧美国产禁国产网站cc| 视频一区视频二区中文| 成人午夜短视频| 日韩欧美一级片| 亚洲免费观看高清完整版在线观看 | 国产呦精品一区二区三区网站 | 久久这里只有精品6| 亚洲国产日韩精品| 本田岬高潮一区二区三区| 9191久久久久久久久久久| 亚洲精品视频自拍| 成人福利电影精品一区二区在线观看| 884aa四虎影成人精品一区| 国产亚洲欧美一级| 国产一区欧美日韩| 欧美va日韩va| 久久精品国内一区二区三区| 欧美二区乱c少妇| 亚洲午夜电影网| 欧美日韩电影在线| 亚洲美女一区二区三区| jizzjizzjizz欧美| 国产精品国产精品国产专区不片| 国产一区美女在线| 欧美日韩精品一区二区天天拍小说 | 欧美日韩午夜精品| 三级在线观看一区二区| 91精选在线观看| 麻豆精品国产91久久久久久| 欧美精品精品一区| 加勒比av一区二区| 久久久久高清精品| av一二三不卡影片| 亚洲一级二级三级| 制服丝袜成人动漫| 国内精品免费**视频| 国产视频视频一区| 91亚洲精品一区二区乱码| 亚洲专区一二三| 日韩限制级电影在线观看| 国精品**一区二区三区在线蜜桃| 久久久久国产免费免费| 丰满白嫩尤物一区二区| 中文字幕欧美三区| 欧美体内she精高潮| 奇米亚洲午夜久久精品| 国产精品久久久一本精品| 精品视频1区2区| 国产成人精品亚洲午夜麻豆| 一区二区三区日本| 久久日韩精品一区二区五区| 成人免费观看视频| 国产一区不卡在线| 亚洲男人的天堂网| 欧美精品一区二区在线播放| 色噜噜狠狠成人中文综合| 久久机这里只有精品| 一区二区三区中文字幕精品精品 | 久久久久久亚洲综合影院红桃| 成人一级视频在线观看| 天堂久久一区二区三区| 亚洲色图都市小说| 精品88久久久久88久久久| 欧美久久久久久久久久| 色综合色狠狠综合色| 成人妖精视频yjsp地址| 岛国一区二区在线观看| 日产精品久久久久久久性色| 一区二区在线免费观看| 国产精品久久久久久久久久久免费看|