亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? atahost_wb_slave.vhd

?? PowerFull ATA Host Controller
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
-------------------------------------------------------------------------                                                             --------  OpenCores IDE Controller                                   --------  Wishbone Slave (common for all OCIDEC cores)               --------                                                             --------  Author: Richard Herveille                                  --------          richard@asics.ws                                   --------          www.asics.ws                                       --------                                                             -----------------------------------------------------------------------------                                                             -------- Copyright (C) 2002 Richard Herveille                        --------                    richard@asics.ws                         --------                                                             -------- This source file may be used and distributed without        -------- restriction provided that this copyright statement is not   -------- removed from the file and that any derivative work contains -------- the original copyright notice and the associated disclaimer.--------                                                             --------     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     -------- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   -------- TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   -------- FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      -------- OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         -------- INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    -------- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   -------- GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        -------- BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  -------- LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  -------- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  -------- OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         -------- POSSIBILITY OF SUCH DAMAGE.                                 --------                                                             -----------------------------------------------------------------------------  CVS Log----  $Id: atahost_wb_slave.vhd,v 1.1 2002/02/18 14:29:38 rherveille Exp $----  $Date: 2002/02/18 14:29:38 $--  $Revision: 1.1 $--  $Author: rherveille $--  $Locker:  $--  $State: Exp $---- Change History:--               $Log: atahost_wb_slave.vhd,v $--               Revision 1.1  2002/02/18 14:29:38  rherveille--               renamed 'atahost.vhd' to 'atahost_top.vhd'--               renamed 'controller.vhd' to 'atahost_controller.vhd'--               renamed 'pio_tctrl.vhd' to 'atahost_pio_tctrl.vhd'--               broke-up 'counter.vhd' into 'ud_cnt.vhd' and 'ro_cnt.vhd'--               changed resD input to generic RESD in ud_cnt.vhd--               changed ID input to generic ID in ro_cnt.vhd--               changed core to reflect changes in ro_cnt.vhd--               removed references to 'count' library--               changed IO names--               added disclaimer--               added CVS log--               moved registers and wishbone signals into 'atahost_wb_slave.vhd'--               core is now equivalent to verilog version----library ieee;use ieee.std_logic_1164.all;use ieee.std_logic_arith.all;entity atahost_wb_slave is	generic(		DeviceID   : unsigned(3 downto 0) := x"0";		RevisionNo : unsigned(3 downto 0) := x"0";		-- PIO mode 0 settings (@100MHz clock)		PIO_mode0_T1 : natural := 6;                -- 70ns		PIO_mode0_T2 : natural := 28;               -- 290ns		PIO_mode0_T4 : natural := 2;                -- 30ns		PIO_mode0_Teoc : natural := 23;             -- 240ns ==> T0 - T1 - T2 = 600 - 70 - 290 = 240		-- Multiword DMA mode 0 settings (@100MHz clock)		DMA_mode0_Tm : natural := 4;                -- 50ns		DMA_mode0_Td : natural := 21;               -- 215ns		DMA_mode0_Teoc : natural := 21              -- 215ns ==> T0 - Td - Tm = 480 - 50 - 215 = 215	);	port(		-- WISHBONE SYSCON signals		clk_i  : in std_logic;                      -- master clock in		arst_i : in std_logic := '1';               -- asynchronous active low reset		rst_i  : in std_logic := '0';               -- synchronous active high reset		-- WISHBONE SLAVE signals		cyc_i : in std_logic;                       -- valid bus cycle input		stb_i : in std_logic;                       -- strobe/core select input		ack_o : out std_logic;                      -- strobe acknowledge output		rty_o : out std_logic;                      -- retry output		err_o : out std_logic;                      -- error output		adr_i : in unsigned(6 downto 2);            -- A6 = '1' ATA devices selected		                                            --          A5 = '1' CS1- asserted, '0' CS0- asserted		                                            --          A4..A2 ATA address lines		                                            -- A6 = '0' ATA controller selected		dat_i  : in std_logic_vector(31 downto 0);  -- Databus in		dat_o  : out std_logic_vector(31 downto 0); -- Databus out		sel_i  : in std_logic_vector(3 downto 0);   -- Byte select signals		we_i   : in std_logic;                      -- Write enable input		inta_o : out std_logic;                     -- interrupt request signal IDE0		-- PIO control input		PIOsel     : buffer std_logic;		PIOtip,                                         -- PIO transfer in progress		PIOack     : in std_logic;                      -- PIO acknowledge signal		PIOq       : in std_logic_vector(15 downto 0);  -- PIO data input		PIOpp_full : in std_logic;                      -- PIO write-ping-pong buffers full		irq        : in std_logic;                      -- interrupt signal input		-- DMA control inputs		DMAsel    : out std_logic;		DMAtip,                                     -- DMA transfer in progress		DMAack,                                     -- DMA transfer acknowledge		DMARxEmpty,                                 -- DMA receive buffer empty		DMATxFull,                                  -- DMA transmit buffer full		DMA_dmarq : in std_logic;                   -- wishbone DMA request		DMAq      : in std_logic_vector(31 downto 0);		-- outputs		-- control register outputs		IDEctrl_rst,		IDEctrl_IDEen,		IDEctrl_FATR1,		IDEctrl_FATR0,		IDEctrl_ppen,		DMActrl_DMAen,		DMActrl_dir,		DMActrl_BeLeC0,		DMActrl_BeLeC1 : out std_logic;		-- CMD port timing registers		PIO_cmdport_T1,		PIO_cmdport_T2,		PIO_cmdport_T4,		PIO_cmdport_Teoc    : buffer unsigned(7 downto 0);		PIO_cmdport_IORDYen : out std_logic;		-- data-port0 timing registers		PIO_dport0_T1,		PIO_dport0_T2,		PIO_dport0_T4,		PIO_dport0_Teoc    : buffer unsigned(7 downto 0);		PIO_dport0_IORDYen : out std_logic;		-- data-port1 timing registers		PIO_dport1_T1,		PIO_dport1_T2,		PIO_dport1_T4,		PIO_dport1_Teoc    : buffer unsigned(7 downto 0);		PIO_dport1_IORDYen : out std_logic;		-- DMA device0 timing registers		DMA_dev0_Tm,		DMA_dev0_Td,		DMA_dev0_Teoc    : buffer unsigned(7 downto 0);		-- DMA device1 timing registers		DMA_dev1_Tm,		DMA_dev1_Td,		DMA_dev1_Teoc    : buffer unsigned(7 downto 0)	);end entity atahost_wb_slave;architecture structural of atahost_wb_slave is	--	-- constants	--	-- addresses	alias    ATA_DEV_ADR  : std_logic is adr_i(6);	alias    ATA_ADR      : unsigned(3 downto 0) is adr_i(5 downto 2);	constant ATA_CTRL_REG : unsigned(3 downto 0) := "0000";	constant ATA_STAT_REG : unsigned(3 downto 0) := "0001";	constant ATA_PIO_CMD  : unsigned(3 downto 0) := "0010";	constant ATA_PIO_DP0  : unsigned(3 downto 0) := "0011";	constant ATA_PIO_DP1  : unsigned(3 downto 0) := "0100";	constant ATA_DMA_DEV0 : unsigned(3 downto 0) := "0101";	constant ATA_DMA_DEV1 : unsigned(3 downto 0) := "0110";	-- reserved --	constant ATA_DMA_PORT : unsigned(3 downto 0) := "1111";	--	-- function declarations	--	-- overload '=' to compare two unsigned numbers	function "=" (a, b : unsigned) return std_logic is			alias la: unsigned(1 to a'length) is a;		alias lb: unsigned(1 to b'length) is b;		variable result : std_logic;	begin		-- check vector length      assert a'length = b'length             report "std_logic_vector comparison: operands of unequal lengths"             severity FAILURE;		result := '1';		for n in 1 to a'length loop			result := result and not (la(n) xor lb(n));		end loop;		return result;	end;	-- primary address decoder	signal CONsel : std_logic;                        -- controller select, IDE devices select	signal berr, brty : std_logic;                    -- bus error, bus retry	-- registers	signal CtrlReg, StatReg : std_logic_vector(31 downto 0); -- control and status registersbegin	--	-- generate bus cycle / address decoder	--	gen_bc_dec: block		signal w_acc, dw_acc : std_logic;      -- word access, double word access		signal store_pp_full : std_logic;	begin		-- word / double word		w_acc  <= sel_i(1) and sel_i(0);		dw_acc <= sel_i(3) and sel_i(2) and sel_i(1) and sel_i(0);		-- bus error		berr  <= not w_acc when (ATA_DEV_ADR = '1') else not dw_acc;	   -- PIO accesses at least 16bit wide, no PIO access during DMAtip or pingpong full		PIOsel <= cyc_i and stb_i and ATA_DEV_ADR and w_acc and not (DMAtip or store_pp_full);		-- CON accesses only 32bit wide		CONsel <= cyc_i and stb_i and not ATA_DEV_ADR and dw_acc;		DMAsel <= CONsel and (ATA_ADR = ATA_DMA_PORT);		-- bus retry (OCIDEC-3 and above)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产suv精品一区二区883| 性久久久久久久久| 成人午夜av在线| 国产精品理伦片| 色又黄又爽网站www久久| 亚洲自拍偷拍九九九| 欧美日韩日日夜夜| 男人的天堂久久精品| 精品少妇一区二区三区日产乱码| 国产一区在线视频| 中文字幕在线观看不卡| 欧美日韩一区小说| 看片网站欧美日韩| 国产精品乱码一区二三区小蝌蚪| 色8久久精品久久久久久蜜| 五月婷婷另类国产| 久久只精品国产| 91小视频在线观看| 日本欧美久久久久免费播放网| 欧美大肚乱孕交hd孕妇| 成人国产精品免费观看动漫| 亚洲午夜精品在线| 久久精品免费在线观看| 91黄色免费版| 国产毛片精品一区| 夜夜精品浪潮av一区二区三区| 91精品国产全国免费观看| 成人自拍视频在线| 亚洲va天堂va国产va久| 久久精品视频一区| 欧美少妇xxx| 懂色av一区二区三区免费观看 | 日本一区二区三区dvd视频在线| 成人av在线资源网站| 视频一区在线播放| 国产精品久久777777| 7777精品伊人久久久大香线蕉完整版 | 日韩毛片在线免费观看| 精品视频在线看| 成人激情午夜影院| 亚洲国产aⅴ成人精品无吗| 久久免费电影网| 91麻豆精品国产91久久久| 成人av综合在线| 精品在线亚洲视频| 午夜日韩在线电影| 中文字幕色av一区二区三区| 久久综合色播五月| 9191成人精品久久| 欧洲人成人精品| 95精品视频在线| 成人一区在线观看| 激情五月婷婷综合| 蜜臀精品一区二区三区在线观看| 亚洲免费在线观看| 国产欧美日韩视频一区二区| 日韩一区二区三区视频| 欧美男女性生活在线直播观看| 91日韩精品一区| 99精品久久只有精品| 国产+成+人+亚洲欧洲自线| 久久99久久99| 精品一区二区三区在线视频| 日韩二区在线观看| 五月天激情综合网| 亚洲国产日韩综合久久精品| 一区二区三区四区高清精品免费观看| 成人欧美一区二区三区黑人麻豆| 国产亚洲精品精华液| 精品国产1区二区| 久久亚洲一级片| 久久尤物电影视频在线观看| 久久综合国产精品| 久久亚洲影视婷婷| 久久久久久久久97黄色工厂| 日韩精品在线一区| 久久这里只有精品首页| 国产清纯美女被跳蛋高潮一区二区久久w| 欧美电影免费观看完整版| 日韩欧美中文字幕精品| 日韩女优av电影| 久久久久久久久免费| 国产亚洲综合色| 一区在线观看视频| 一区二区三区四区不卡视频| 亚洲国产精品自拍| 五月天激情综合| 美女在线观看视频一区二区| 国内精品国产三级国产a久久| 国产精品主播直播| www.综合网.com| 欧美在线高清视频| 日韩欧美国产1| 久久精品一区八戒影视| 国产精品入口麻豆九色| 亚洲精品自拍动漫在线| 亚洲午夜久久久久久久久久久| 日韩精彩视频在线观看| 国内久久精品视频| eeuss影院一区二区三区| 91福利区一区二区三区| 欧美一区二区视频免费观看| 久久综合九色欧美综合狠狠| 自拍偷拍亚洲欧美日韩| 午夜精品久久久久久久久久久 | 国产伦精品一区二区三区视频青涩 | 成人中文字幕合集| 91热门视频在线观看| 欧美日韩精品一区二区三区蜜桃| 欧美日本一区二区三区四区| 精品国产电影一区二区| 亚洲天堂2014| 蜜臀久久99精品久久久画质超高清 | 天天影视网天天综合色在线播放| 三级欧美韩日大片在线看| 国产成人精品免费网站| 在线看不卡av| 久久久久9999亚洲精品| 亚洲曰韩产成在线| 国产v综合v亚洲欧| 91精品国产综合久久小美女| 国产精品久久久久影视| 蜜臀av一区二区三区| 91丨九色丨尤物| 久久久噜噜噜久久中文字幕色伊伊| 一区二区三区日本| 懂色av一区二区三区免费观看 | 国产日韩欧美一区二区三区乱码| 亚洲精品视频在线| 国产一区二区免费视频| 欧美日韩亚洲另类| 国产精品欧美久久久久无广告 | 一本大道av一区二区在线播放 | 日韩免费观看2025年上映的电影 | 欧美高清在线精品一区| 日本中文字幕一区二区视频| 色天天综合色天天久久| 国产视频一区二区在线观看| 日韩av电影天堂| 欧美亚洲综合一区| 国产精品国产三级国产| 免费成人性网站| 欧美日韩你懂的| 一区二区视频在线看| 成人国产视频在线观看 | 中文字幕一区二区三区乱码在线| 久久成人免费网站| 欧美日韩免费在线视频| 中文字幕欧美一区| jlzzjlzz亚洲日本少妇| 国产情人综合久久777777| 激情综合色播激情啊| 777奇米成人网| 日韩中文字幕1| 欧美午夜宅男影院| 一区二区在线观看免费| 一本大道久久精品懂色aⅴ| 国产精品国产三级国产普通话99| 国产精品一品视频| 久久久久久久久久美女| 国产在线精品一区二区夜色| 欧美一级爆毛片| 麻豆精品在线播放| 精品对白一区国产伦| 国产一区二区三区四区五区美女| 精品久久国产字幕高潮| 韩国中文字幕2020精品| 久久综合999| 国产高清亚洲一区| 欧美激情资源网| gogogo免费视频观看亚洲一| 亚洲欧美偷拍三级| 色婷婷久久久亚洲一区二区三区| 亚洲另类色综合网站| 欧美日韩欧美一区二区| 日本91福利区| 精品日韩在线一区| 国产成人免费视频| 中文字幕一区二区三区精华液| 色综合久久99| 日韩高清国产一区在线| 日韩美女在线视频| 国产成人精品综合在线观看 | 91福利区一区二区三区| 亚洲最大色网站| 欧美高清视频在线高清观看mv色露露十八 | 欧美日韩日日夜夜| 青青草成人在线观看| 欧美精品v国产精品v日韩精品 | 日韩欧美一级二级三级| 韩日av一区二区| 亚洲天堂精品在线观看| 色婷婷综合久久久中文字幕| 日韩福利电影在线| 国产欧美日韩视频在线观看| 欧美在线你懂得| 国产又黄又大久久| 亚洲精品视频在线看| 日韩精品一区二区三区视频播放| 成人不卡免费av|