亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? atahost_top.vhd

?? PowerFull ATA Host Controller
?? VHD
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
-------------------------------------------------------------------------                                                             --------  OpenCores IDE Controller                                   --------  ATA/ATAPI-5 Controller (OCIDEC-2)                          --------                                                             --------  Author: Richard Herveille                                  --------          richard@asics.ws                                   --------          www.asics.ws                                       --------                                                             -----------------------------------------------------------------------------                                                             -------- Copyright (C) 2001, 2002 Richard Herveille                  --------                          richard@asics.ws                   --------                                                             -------- This source file may be used and distributed without        -------- restriction provided that this copyright statement is not   -------- removed from the file and that any derivative work contains -------- the original copyright notice and the associated disclaimer.--------                                                             --------     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     -------- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   -------- TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   -------- FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      -------- OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         -------- INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    -------- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   -------- GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        -------- BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  -------- LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  -------- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  -------- OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         -------- POSSIBILITY OF SUCH DAMAGE.                                 --------                                                             --------------------------------------------------------------------------- rev.: 1.0a Removed references to records.vhd, make core compatible with VHDL to Verilog translator tools-- rev.: 1.1  june 18th, 2001. Changed wishbone address input from ADR_I(4 downto 0) to ADR_I(6 downto 2)-- rev.: 1.1a june 19th, 2001. Simplified DAT_O output multiplexor.----  CVS Log----  $Id: atahost_top.vhd,v 1.1 2002/02/18 14:30:48 rherveille Exp $----  $Date: 2002/02/18 14:30:48 $--  $Revision: 1.1 $--  $Author: rherveille $--  $Locker:  $--  $State: Exp $---- Change History:--               $Log: atahost_top.vhd,v $--               Revision 1.1  2002/02/18 14:30:48  rherveille--               renamed 'atahost.vhd' to 'atahost_top.vhd'--               renamed 'controller.vhd' to 'atahost_controller.vhd'--               renamed 'pio_tctrl.vhd' to 'atahost_pio_tctrl.vhd'--               broke-up 'counter.vhd' into 'ud_cnt.vhd' and 'ro_cnt.vhd'--               changed resD input to generic RESD in ud_cnt.vhd--               changed ID input to generic ID in ro_cnt.vhd--               changed core to reflect changes in ro_cnt.vhd--               removed references to 'count' library--               changed IO names--               added disclaimer--               added CVS log--               moved registers and wishbone signals into 'atahost_wb_slave.vhd'-------- DeviceType: OCIDEC-2: OpenCores IDE Controller type2-- Features: PIO Compatible Timing, PIO Fast Timing 0/1-- DeviceID: 0x02-- RevNo : 0x00---- Host signals:-- Reset-- DIOR-		read strobe. The falling edge enables data from device onto DD. The rising edge latches data at the host.-- DIOW-		write strobe. The rising edge latches data from DD into the device.-- DA(2:0)		3bit binary coded adress-- CS0-		select command block registers-- CS1-		select control block registerslibrary ieee;use ieee.std_logic_1164.all;use ieee.std_logic_arith.all;entity atahost_top is	generic(		ARST_LVL : std_logic := '0';                -- asynchronous reset level		TWIDTH : natural := 8;                      -- counter width		-- PIO mode 0 settings (@100MHz clock)		PIO_mode0_T1 : natural := 6;                -- 70ns		PIO_mode0_T2 : natural := 28;               -- 290ns		PIO_mode0_T4 : natural := 2;                -- 30ns		PIO_mode0_Teoc : natural := 23              -- 240ns ==> T0 - T1 - T2 = 600 - 70 - 290 = 240	);	port(		-- WISHBONE SYSCON signals		wb_clk_i  : in std_logic;                       -- master clock in		arst_i    : in std_logic := '1';                -- asynchronous active low reset		wb_rst_i  : in std_logic := '0';                -- synchronous active high reset		-- WISHBONE SLAVE signals		wb_cyc_i  : in std_logic;                       -- valid bus cycle input		wb_stb_i  : in std_logic;                       -- strobe/core select input		wb_ack_o  : out std_logic;                      -- strobe acknowledge output		wb_err_o  : out std_logic;                      -- error output		wb_adr_i  : in unsigned(6 downto 2);            -- A6 = '1' ATA devices selected		                                                --          A5 = '1' CS1- asserted, '0' CS0- asserted		                                                --          A4..A2 ATA address lines		                                                -- A6 = '0' ATA controller selected		wb_dat_i  : in std_logic_vector(31 downto 0);   -- Databus in		wb_dat_o  : out std_logic_vector(31 downto 0);  -- Databus out		wb_sel_i  : in std_logic_vector(3 downto 0);    -- Byte select signals		wb_we_i   : in std_logic;                       -- Write enable input		wb_inta_o : out std_logic;                      -- interrupt request signal IDE0		-- ATA signals		resetn_pad_o : out std_logic;		dd_pad_i     : in  std_logic_vector(15 downto 0);		dd_pad_o     : out std_logic_vector(15 downto 0);		dd_padoe_o   : out std_logic;		da_pad_o     : out unsigned(2 downto 0);		cs0n_pad_o   : out std_logic;		cs1n_pad_o   : out std_logic;		diorn_pad_o	: out std_logic;		diown_pad_o	: out std_logic;		iordy_pad_i	: in  std_logic;		intrq_pad_i	: in  std_logic	);end entity atahost_top;architecture structural of atahost_top is	--	-- constants	--	-- Device ID	constant DeviceId : unsigned(3 downto 0) := x"2";	constant RevisionNo : unsigned(3 downto 0) := x"0";	--	-- component declarations	--	component atahost_wb_slave is	generic(		DeviceID   : unsigned(3 downto 0) := x"0";		RevisionNo : unsigned(3 downto 0) := x"0";		-- PIO mode 0 settings (@100MHz clock)		PIO_mode0_T1 : natural := 6;                -- 70ns		PIO_mode0_T2 : natural := 28;               -- 290ns		PIO_mode0_T4 : natural := 2;                -- 30ns		PIO_mode0_Teoc : natural := 23;             -- 240ns ==> T0 - T1 - T2 = 600 - 70 - 290 = 240		-- Multiword DMA mode 0 settings (@100MHz clock)		DMA_mode0_Tm : natural := 4;                -- 50ns		DMA_mode0_Td : natural := 21;               -- 215ns		DMA_mode0_Teoc : natural := 21              -- 215ns ==> T0 - Td - Tm = 480 - 50 - 215 = 215	);	port(		-- WISHBONE SYSCON signals		clk_i  : in std_logic;                      -- master clock in		arst_i : in std_logic := '1';               -- asynchronous active low reset		rst_i  : in std_logic := '0';               -- synchronous active high reset		-- WISHBONE SLAVE signals		cyc_i : in std_logic;                       -- valid bus cycle input		stb_i : in std_logic;                       -- strobe/core select input		ack_o : out std_logic;                      -- strobe acknowledge output		rty_o : out std_logic;                      -- retry output		err_o : out std_logic;                      -- error output		adr_i : in unsigned(6 downto 2);            -- A6 = '1' ATA devices selected		                                            --          A5 = '1' CS1- asserted, '0' CS0- asserted		                                            --          A4..A2 ATA address lines		                                            -- A6 = '0' ATA controller selected		dat_i  : in std_logic_vector(31 downto 0);  -- Databus in		dat_o  : out std_logic_vector(31 downto 0); -- Databus out		sel_i  : in std_logic_vector(3 downto 0);   -- Byte select signals		we_i   : in std_logic;                      -- Write enable input		inta_o : out std_logic;                     -- interrupt request signal IDE0		-- PIO control input		PIOsel     : buffer std_logic;		PIOtip,                                         -- PIO transfer in progress		PIOack     : in std_logic;                      -- PIO acknowledge signal		PIOq       : in std_logic_vector(15 downto 0);  -- PIO data input		PIOpp_full : in std_logic;                      -- PIO write-ping-pong buffers full		irq        : in std_logic;                      -- interrupt signal input		-- DMA control inputs		DMAsel    : out std_logic;		DMAtip,                                     -- DMA transfer in progress		DMAack,                                     -- DMA transfer acknowledge		DMARxEmpty,                                 -- DMA receive buffer empty		DMATxFull,                                  -- DMA transmit buffer full		DMA_dmarq : in std_logic;                   -- wishbone DMA request		DMAq      : in std_logic_vector(31 downto 0);		-- outputs		-- control register outputs		IDEctrl_rst,		IDEctrl_IDEen,		IDEctrl_FATR1,		IDEctrl_FATR0,		IDEctrl_ppen,		DMActrl_DMAen,		DMActrl_dir,		DMActrl_BeLeC0,		DMActrl_BeLeC1 : out std_logic;		-- CMD port timing registers		PIO_cmdport_T1,		PIO_cmdport_T2,		PIO_cmdport_T4,		PIO_cmdport_Teoc    : buffer unsigned(7 downto 0);		PIO_cmdport_IORDYen : out std_logic;		-- data-port0 timing registers		PIO_dport0_T1,		PIO_dport0_T2,		PIO_dport0_T4,		PIO_dport0_Teoc    : buffer unsigned(7 downto 0);		PIO_dport0_IORDYen : out std_logic;		-- data-port1 timing registers		PIO_dport1_T1,		PIO_dport1_T2,		PIO_dport1_T4,		PIO_dport1_Teoc    : buffer unsigned(7 downto 0);		PIO_dport1_IORDYen : out std_logic;		-- DMA device0 timing registers		DMA_dev0_Tm,		DMA_dev0_Td,		DMA_dev0_Teoc    : buffer unsigned(7 downto 0);		-- DMA device1 timing registers

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品无圣光一区二区| 日韩理论片网站| 99久久精品国产一区| 午夜欧美一区二区三区在线播放| 日韩视频一区二区在线观看| 国产成人亚洲综合a∨猫咪| 一区二区三区中文字幕精品精品| 欧美一区二区视频网站| 9人人澡人人爽人人精品| 日韩激情在线观看| 中文字幕一区二区5566日韩| 正在播放亚洲一区| 91玉足脚交白嫩脚丫在线播放| 另类调教123区| 香蕉成人伊视频在线观看| 婷婷国产在线综合| 亚洲黄色小说网站| 中文字幕精品一区二区精品绿巨人| 555www色欧美视频| 日本韩国一区二区| 99精品久久只有精品| 激情久久五月天| 日韩一区欧美二区| 一区二区三区在线影院| 亚洲色图一区二区三区| 久久久精品日韩欧美| 日韩欧美激情四射| 91精品国产色综合久久久蜜香臀| 色噜噜狠狠成人中文综合| 粉嫩av一区二区三区粉嫩| 久久精品国产一区二区三 | 中文字幕免费不卡| 精品国产免费久久| 日韩精品一区二区三区中文不卡| 欧美日韩久久一区二区| 91网址在线看| eeuss鲁一区二区三区| 国产精品小仙女| 国产一区二区三区免费| 紧缚捆绑精品一区二区| 理论电影国产精品| 韩国三级电影一区二区| 久久99国产精品久久99果冻传媒| 在线一区二区视频| 色屁屁一区二区| 91美女在线观看| 色综合夜色一区| 99在线精品免费| 99麻豆久久久国产精品免费| 成人福利视频网站| 不卡av免费在线观看| 成人黄色av电影| 91原创在线视频| 色婷婷国产精品综合在线观看| 97久久人人超碰| 在线免费观看日本欧美| 欧美日韩第一区日日骚| 91精品国产综合久久香蕉的特点| 这里只有精品99re| 久久久亚洲国产美女国产盗摄| 久久―日本道色综合久久| 久久久久久久久久久久电影| 国产欧美一区二区三区沐欲| 亚洲国产精品99久久久久久久久| 中文字幕+乱码+中文字幕一区| 国产片一区二区| 亚洲视频在线观看三级| 亚洲.国产.中文慕字在线| 午夜精品久久久久| 91精品中文字幕一区二区三区| 欧美一区二区视频在线观看| 精品免费一区二区三区| 国产日韩欧美制服另类| 亚洲欧美在线视频观看| 亚洲电影中文字幕在线观看| 美女被吸乳得到大胸91| 国产成人午夜高潮毛片| 91在线播放网址| 91精品国产综合久久久久| 久久综合丝袜日本网| 中文字幕视频一区| 亚洲成人av一区二区三区| 精品亚洲成av人在线观看| bt7086福利一区国产| 欧美日韩国产a| 国产欧美中文在线| 天天亚洲美女在线视频| 国产精品一级在线| 日本高清免费不卡视频| 日韩精品一区二区在线观看| 亚洲欧洲色图综合| 狂野欧美性猛交blacked| 99久久综合色| 欧美刺激午夜性久久久久久久| 中文字幕在线一区二区三区| 午夜一区二区三区在线观看| 国产精品自拍av| 欧美日韩亚洲综合一区| 久久精品亚洲麻豆av一区二区 | 美女爽到高潮91| 99久久免费视频.com| 日韩欧美视频一区| 亚洲激情自拍视频| 国产不卡在线一区| 日韩一区二区影院| 亚洲综合丁香婷婷六月香| 国产综合久久久久久久久久久久| 欧美色涩在线第一页| 国产亚洲精品超碰| 理论电影国产精品| 欧美日韩综合不卡| 亚洲色欲色欲www| 国产麻豆精品在线| 欧美一区二区三区色| 一区二区三区加勒比av| 成人亚洲精品久久久久软件| 日韩欧美一区电影| 日韩高清在线不卡| 色婷婷av一区| 中文字幕永久在线不卡| 国内一区二区视频| 日韩精品自拍偷拍| 日韩精品五月天| 欧美在线观看禁18| 亚洲欧美另类久久久精品| 国产传媒欧美日韩成人| 精品久久久久久久一区二区蜜臀| 亚洲成人精品影院| 欧美天天综合网| 亚洲精品国产品国语在线app| 成人禁用看黄a在线| 国产欧美日韩精品一区| 国产一区二区三区美女| 亚洲精品一区二区三区福利| 蜜臀久久99精品久久久画质超高清| 在线国产电影不卡| 一区二区三区丝袜| 91日韩精品一区| 国产成人综合自拍| 久久久一区二区三区捆绑**| 久久99精品视频| www亚洲一区| 韩日av一区二区| 久久久噜噜噜久久中文字幕色伊伊| 久久66热偷产精品| 精品国产91九色蝌蚪| 国产在线不卡一区| 国产欧美日本一区二区三区| 成人午夜又粗又硬又大| 亚洲丝袜制服诱惑| 欧美亚洲一区三区| 日韩国产在线一| 欧美一区二区三区日韩视频| 久久不见久久见中文字幕免费| 精品福利二区三区| 国产成人精品免费看| 国产精品美女久久久久久久久| www.亚洲精品| 一区二区三区视频在线看| 欧美日韩激情一区二区三区| 三级久久三级久久久| 精品欧美乱码久久久久久1区2区| 国产九色精品成人porny| 国产精品国产a| 欧美日韩高清在线| 国产一区欧美二区| 国产欧美精品日韩区二区麻豆天美| 不卡的av在线播放| 午夜精品在线看| 日韩欧美国产成人一区二区| 国产黑丝在线一区二区三区| 亚洲欧洲日韩综合一区二区| 欧美私人免费视频| 久久成人综合网| 国产精品不卡视频| 欧美精品丝袜中出| 国产成人精品网址| 亚洲制服丝袜av| 欧美xxxx在线观看| 97aⅴ精品视频一二三区| 免费久久精品视频| 国产精品久久影院| 7777精品伊人久久久大香线蕉超级流畅 | 99久久精品久久久久久清纯| 亚洲成在人线免费| 久久久国产综合精品女国产盗摄| 91一区一区三区| 男女男精品视频网| 国产精品不卡在线| 日韩视频中午一区| 91麻豆swag| 久久激五月天综合精品| 亚洲欧洲av另类| 日韩女优视频免费观看| 91偷拍与自偷拍精品| 久久99精品国产麻豆不卡| 综合在线观看色| 日韩欧美久久一区| 色综合久久综合网欧美综合网| 免费成人美女在线观看|