亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? atahost_wb_slave.vhd

?? PowerFull ATA Host Controller
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
-------------------------------------------------------------------------                                                             --------  OpenCores IDE Controller                                   --------  Wishbone Slave (common for all OCIDEC cores)               --------                                                             --------  Author: Richard Herveille                                  --------          richard@asics.ws                                   --------          www.asics.ws                                       --------                                                             -----------------------------------------------------------------------------                                                             -------- Copyright (C) 2002 Richard Herveille                        --------                    richard@asics.ws                         --------                                                             -------- This source file may be used and distributed without        -------- restriction provided that this copyright statement is not   -------- removed from the file and that any derivative work contains -------- the original copyright notice and the associated disclaimer.--------                                                             --------     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     -------- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   -------- TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   -------- FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      -------- OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         -------- INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    -------- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   -------- GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        -------- BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  -------- LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  -------- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  -------- OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         -------- POSSIBILITY OF SUCH DAMAGE.                                 --------                                                             -----------------------------------------------------------------------------  CVS Log----  $Id: atahost_wb_slave.vhd,v 1.1 2002/02/18 14:30:48 rherveille Exp $----  $Date: 2002/02/18 14:30:48 $--  $Revision: 1.1 $--  $Author: rherveille $--  $Locker:  $--  $State: Exp $---- Change History:--               $Log: atahost_wb_slave.vhd,v $--               Revision 1.1  2002/02/18 14:30:48  rherveille--               renamed 'atahost.vhd' to 'atahost_top.vhd'--               renamed 'controller.vhd' to 'atahost_controller.vhd'--               renamed 'pio_tctrl.vhd' to 'atahost_pio_tctrl.vhd'--               broke-up 'counter.vhd' into 'ud_cnt.vhd' and 'ro_cnt.vhd'--               changed resD input to generic RESD in ud_cnt.vhd--               changed ID input to generic ID in ro_cnt.vhd--               changed core to reflect changes in ro_cnt.vhd--               removed references to 'count' library--               changed IO names--               added disclaimer--               added CVS log--               moved registers and wishbone signals into 'atahost_wb_slave.vhd'----library ieee;use ieee.std_logic_1164.all;use ieee.std_logic_arith.all;entity atahost_wb_slave is	generic(		DeviceID   : unsigned(3 downto 0) := x"0";		RevisionNo : unsigned(3 downto 0) := x"0";		-- PIO mode 0 settings (@100MHz clock)		PIO_mode0_T1 : natural := 6;                -- 70ns		PIO_mode0_T2 : natural := 28;               -- 290ns		PIO_mode0_T4 : natural := 2;                -- 30ns		PIO_mode0_Teoc : natural := 23;             -- 240ns ==> T0 - T1 - T2 = 600 - 70 - 290 = 240		-- Multiword DMA mode 0 settings (@100MHz clock)		DMA_mode0_Tm : natural := 4;                -- 50ns		DMA_mode0_Td : natural := 21;               -- 215ns		DMA_mode0_Teoc : natural := 21              -- 215ns ==> T0 - Td - Tm = 480 - 50 - 215 = 215	);	port(		-- WISHBONE SYSCON signals		clk_i  : in std_logic;                      -- master clock in		arst_i : in std_logic := '1';               -- asynchronous active low reset		rst_i  : in std_logic := '0';               -- synchronous active high reset		-- WISHBONE SLAVE signals		cyc_i : in std_logic;                       -- valid bus cycle input		stb_i : in std_logic;                       -- strobe/core select input		ack_o : out std_logic;                      -- strobe acknowledge output		rty_o : out std_logic;                      -- retry output		err_o : out std_logic;                      -- error output		adr_i : in unsigned(6 downto 2);            -- A6 = '1' ATA devices selected		                                            --          A5 = '1' CS1- asserted, '0' CS0- asserted		                                            --          A4..A2 ATA address lines		                                            -- A6 = '0' ATA controller selected		dat_i  : in std_logic_vector(31 downto 0);  -- Databus in		dat_o  : out std_logic_vector(31 downto 0); -- Databus out		sel_i  : in std_logic_vector(3 downto 0);   -- Byte select signals		we_i   : in std_logic;                      -- Write enable input		inta_o : out std_logic;                     -- interrupt request signal IDE0		-- PIO control input		PIOsel     : buffer std_logic;		PIOtip,                                         -- PIO transfer in progress		PIOack     : in std_logic;                      -- PIO acknowledge signal		PIOq       : in std_logic_vector(15 downto 0);  -- PIO data input		PIOpp_full : in std_logic;                      -- PIO write-ping-pong buffers full		irq        : in std_logic;                      -- interrupt signal input		-- DMA control inputs		DMAsel    : out std_logic;		DMAtip,                                     -- DMA transfer in progress		DMAack,                                     -- DMA transfer acknowledge		DMARxEmpty,                                 -- DMA receive buffer empty		DMATxFull,                                  -- DMA transmit buffer full		DMA_dmarq : in std_logic;                   -- wishbone DMA request		DMAq      : in std_logic_vector(31 downto 0);		-- outputs		-- control register outputs		IDEctrl_rst,		IDEctrl_IDEen,		IDEctrl_FATR1,		IDEctrl_FATR0,		IDEctrl_ppen,		DMActrl_DMAen,		DMActrl_dir,		DMActrl_BeLeC0,		DMActrl_BeLeC1 : out std_logic;		-- CMD port timing registers		PIO_cmdport_T1,		PIO_cmdport_T2,		PIO_cmdport_T4,		PIO_cmdport_Teoc    : buffer unsigned(7 downto 0);		PIO_cmdport_IORDYen : out std_logic;		-- data-port0 timing registers		PIO_dport0_T1,		PIO_dport0_T2,		PIO_dport0_T4,		PIO_dport0_Teoc    : buffer unsigned(7 downto 0);		PIO_dport0_IORDYen : out std_logic;		-- data-port1 timing registers		PIO_dport1_T1,		PIO_dport1_T2,		PIO_dport1_T4,		PIO_dport1_Teoc    : buffer unsigned(7 downto 0);		PIO_dport1_IORDYen : out std_logic;		-- DMA device0 timing registers		DMA_dev0_Tm,		DMA_dev0_Td,		DMA_dev0_Teoc    : buffer unsigned(7 downto 0);		-- DMA device1 timing registers		DMA_dev1_Tm,		DMA_dev1_Td,		DMA_dev1_Teoc    : buffer unsigned(7 downto 0)	);end entity atahost_wb_slave;architecture structural of atahost_wb_slave is	--	-- constants	--	-- addresses	alias    ATA_DEV_ADR  : std_logic is adr_i(6);	alias    ATA_ADR      : unsigned(3 downto 0) is adr_i(5 downto 2);	constant ATA_CTRL_REG : unsigned(3 downto 0) := "0000";	constant ATA_STAT_REG : unsigned(3 downto 0) := "0001";	constant ATA_PIO_CMD  : unsigned(3 downto 0) := "0010";	constant ATA_PIO_DP0  : unsigned(3 downto 0) := "0011";	constant ATA_PIO_DP1  : unsigned(3 downto 0) := "0100";	constant ATA_DMA_DEV0 : unsigned(3 downto 0) := "0101";	constant ATA_DMA_DEV1 : unsigned(3 downto 0) := "0110";	-- reserved --	constant ATA_DMA_PORT : unsigned(3 downto 0) := "1111";	--	-- function declarations	--	-- overload '=' to compare two unsigned numbers	function "=" (a, b : unsigned) return std_logic is			alias la: unsigned(1 to a'length) is a;		alias lb: unsigned(1 to b'length) is b;		variable result : std_logic;	begin		-- check vector length      assert a'length = b'length             report "std_logic_vector comparison: operands of unequal lengths"             severity FAILURE;		result := '1';		for n in 1 to a'length loop			result := result and not (la(n) xor lb(n));		end loop;		return result;	end;	-- primary address decoder	signal CONsel : std_logic;                        -- controller select, IDE devices select	signal berr, brty : std_logic;                    -- bus error, bus retry	-- registers	signal CtrlReg, StatReg : std_logic_vector(31 downto 0); -- control and status registersbegin	--	-- generate bus cycle / address decoder	--	gen_bc_dec: block		signal w_acc, dw_acc : std_logic;      -- word access, double word access		signal store_pp_full : std_logic;	begin		-- word / double word		w_acc  <= sel_i(1) and sel_i(0);		dw_acc <= sel_i(3) and sel_i(2) and sel_i(1) and sel_i(0);		-- bus error		berr  <= not w_acc when (ATA_DEV_ADR = '1') else not dw_acc;	   -- PIO accesses at least 16bit wide, no PIO access during DMAtip or pingpong full		PIOsel <= cyc_i and stb_i and ATA_DEV_ADR and w_acc and not (DMAtip or store_pp_full);		-- CON accesses only 32bit wide		CONsel <= cyc_i and stb_i and not ATA_DEV_ADR and dw_acc;		DMAsel <= CONsel and (ATA_ADR = ATA_DMA_PORT);		-- bus retry (OCIDEC-3 and above)		-- store PIOpp_full, we don't want a PPfull based retry initiated by the current bus-cycle

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产毛片aaaaa无费看| 中文字幕电影一区| 日本高清不卡aⅴ免费网站| 成人高清视频在线观看| 国产精品一区二区不卡| 国产一区二区三区电影在线观看| 日韩成人伦理电影在线观看| 美女网站一区二区| 国产成人精品亚洲777人妖| 国产精品 日产精品 欧美精品| 国产一区二区在线看| 国产成人一区二区精品非洲| 成人性色生活片| 一本到不卡免费一区二区| 欧美性猛片aaaaaaa做受| 91精品91久久久中77777| 欧美日韩一区二区三区高清| 欧美剧情片在线观看| 日韩视频中午一区| 国产午夜三级一区二区三| 中文字幕的久久| 亚洲一区二区在线免费观看视频| 香蕉成人伊视频在线观看| 激情av综合网| 97久久精品人人澡人人爽| 欧美日韩日本视频| 精品欧美一区二区在线观看| 国产精品国产三级国产三级人妇| 国产精品乱人伦一区二区| 夜夜精品浪潮av一区二区三区| 亚洲电影中文字幕在线观看| 极品少妇xxxx偷拍精品少妇| 99久久免费视频.com| 717成人午夜免费福利电影| 久久免费的精品国产v∧| 亚洲欧美另类综合偷拍| 久久精品国产在热久久| 99久久国产综合色|国产精品| 欧美乱妇23p| 国产精品久久看| 久久99精品国产.久久久久| aaa欧美大片| 欧美一区二区福利在线| 亚洲欧美视频在线观看| 久久99国产精品尤物| 欧美性猛交xxxx乱大交退制版| 精品免费视频.| 天堂va蜜桃一区二区三区| 成人一区二区三区视频在线观看| 欧美久久高跟鞋激| 国产精品久久久久久久岛一牛影视 | 久久99精品国产麻豆婷婷洗澡| 91视视频在线观看入口直接观看www| 三级不卡在线观看| thepron国产精品| 99久久夜色精品国产网站| 91高清视频在线| 福利一区福利二区| 樱花影视一区二区| 日韩一区二区免费高清| 国产精品一品二品| 亚洲精品亚洲人成人网在线播放| 欧美日韩国产一级片| 国模少妇一区二区三区| 国产精品成人免费在线| 欧美欧美欧美欧美首页| 国产精品亚洲第一区在线暖暖韩国| 国产精品久久三| 欧美精品亚洲一区二区在线播放| 极品尤物av久久免费看| 亚洲欧美日韩一区二区三区在线观看 | 国内精品国产三级国产a久久| 中文无字幕一区二区三区 | 亚洲免费成人av| 日韩久久免费av| 色婷婷综合久久久中文一区二区| 免费精品视频在线| 一区二区三区毛片| 久久久亚洲精品一区二区三区 | 欧美一级理论片| 92精品国产成人观看免费| 免费三级欧美电影| 亚洲一区二区av在线| 欧美国产精品中文字幕| 日韩欧美一级精品久久| 91成人免费在线| 本田岬高潮一区二区三区| 美女被吸乳得到大胸91| 亚洲午夜激情网站| 亚洲欧美电影院| 久久精品人人做人人爽人人| 欧美精品v日韩精品v韩国精品v| 不卡一卡二卡三乱码免费网站| 老司机精品视频导航| 午夜精品视频在线观看| 亚洲男人的天堂网| 国产精品午夜免费| 国产欧美中文在线| 久久综合九色综合欧美98| 91麻豆精品国产91久久久资源速度| 91欧美一区二区| 97超碰欧美中文字幕| 国产麻豆精品视频| 免费成人你懂的| 亚洲大片精品永久免费| 亚洲女子a中天字幕| 国产精品午夜免费| 国产三级精品三级| 国产亚洲一区二区三区在线观看| 欧美一二三在线| 欧美一级久久久| 日韩小视频在线观看专区| 欧美性三三影院| 欧美肥大bbwbbw高潮| 欧美高清视频一二三区 | 亚洲高清视频的网址| 亚洲线精品一区二区三区八戒| 亚洲日本一区二区| 一区二区三区在线观看国产| 亚洲欧美日韩久久| 亚洲欧洲日产国码二区| 国产精品激情偷乱一区二区∴| 中文字幕va一区二区三区| 国产精品免费网站在线观看| 亚洲欧美一区二区视频| 亚洲少妇30p| 亚洲国产欧美日韩另类综合| 亚洲在线中文字幕| 日本在线播放一区二区三区| 麻豆精品在线观看| 国产精品亚洲专一区二区三区 | 国产欧美日韩在线视频| 国产女人18毛片水真多成人如厕 | 99国产麻豆精品| 欧洲国内综合视频| 欧美一级欧美三级在线观看| 欧美电视剧免费观看| 337p日本欧洲亚洲大胆色噜噜| 欧美精品一区在线观看| 国产精品国产三级国产专播品爱网| 亚洲天堂av一区| 亚洲国产精品一区二区久久 | 色综合欧美在线视频区| 9191久久久久久久久久久| 日韩欧美成人激情| 日本一二三不卡| 亚洲午夜视频在线观看| 精品一区二区免费在线观看| 国产.欧美.日韩| 欧美日韩国产片| 久久久精品黄色| 亚洲综合男人的天堂| 久久99精品国产.久久久久久| av亚洲精华国产精华| 欧美精品乱码久久久久久| 欧美国产精品v| 亚洲成人免费观看| 成人丝袜18视频在线观看| 欧美日韩久久久一区| 欧美激情一区二区三区蜜桃视频| 伊人一区二区三区| 国产成人在线免费| 欧美久久一区二区| 亚洲视频一区二区在线| 免费成人av资源网| 日本高清不卡视频| 国产日产欧美一区二区三区| 日韩av电影天堂| 91丨九色丨蝌蚪丨老版| 久久综合九色综合欧美就去吻| 亚洲精品国产成人久久av盗摄| 狠狠色综合色综合网络| 欧美日本在线观看| 亚洲乱码日产精品bd| 国产高清久久久| 日韩一级片在线播放| 亚洲成人黄色小说| 成人av在线网站| 久久午夜电影网| 麻豆精品新av中文字幕| 欧美精品乱码久久久久久 | 激情五月激情综合网| 色综合网色综合| 精品国产乱码久久久久久久| 中文字幕日韩一区| 国产福利一区在线| 精品国产1区2区3区| 男人的天堂久久精品| 在线观看成人小视频| 中文字幕欧美一| 99久久精品99国产精品| 中文字幕欧美国产| 不卡的av中国片| 国产精品欧美一区二区三区| 国产一二精品视频| 久久亚洲欧美国产精品乐播| 激情综合一区二区三区| 久久综合999| 成人午夜视频福利| 国产精品久久久久久久蜜臀|