亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? atahost_wb_slave.vhd

?? PowerFull ATA Host Controller
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
-------------------------------------------------------------------------                                                             --------  OpenCores IDE Controller                                   --------  Wishbone Slave (common for all OCIDEC cores)               --------                                                             --------  Author: Richard Herveille                                  --------          richard@asics.ws                                   --------          www.asics.ws                                       --------                                                             -----------------------------------------------------------------------------                                                             -------- Copyright (C) 2002 Richard Herveille                        --------                    richard@asics.ws                         --------                                                             -------- This source file may be used and distributed without        -------- restriction provided that this copyright statement is not   -------- removed from the file and that any derivative work contains -------- the original copyright notice and the associated disclaimer.--------                                                             --------     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     -------- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   -------- TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   -------- FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      -------- OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         -------- INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    -------- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   -------- GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        -------- BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  -------- LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  -------- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  -------- OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         -------- POSSIBILITY OF SUCH DAMAGE.                                 --------                                                             -----------------------------------------------------------------------------  CVS Log----  $Id: atahost_wb_slave.vhd,v 1.1 2002/02/18 14:30:48 rherveille Exp $----  $Date: 2002/02/18 14:30:48 $--  $Revision: 1.1 $--  $Author: rherveille $--  $Locker:  $--  $State: Exp $---- Change History:--               $Log: atahost_wb_slave.vhd,v $--               Revision 1.1  2002/02/18 14:30:48  rherveille--               renamed 'atahost.vhd' to 'atahost_top.vhd'--               renamed 'controller.vhd' to 'atahost_controller.vhd'--               renamed 'pio_tctrl.vhd' to 'atahost_pio_tctrl.vhd'--               broke-up 'counter.vhd' into 'ud_cnt.vhd' and 'ro_cnt.vhd'--               changed resD input to generic RESD in ud_cnt.vhd--               changed ID input to generic ID in ro_cnt.vhd--               changed core to reflect changes in ro_cnt.vhd--               removed references to 'count' library--               changed IO names--               added disclaimer--               added CVS log--               moved registers and wishbone signals into 'atahost_wb_slave.vhd'----library ieee;use ieee.std_logic_1164.all;use ieee.std_logic_arith.all;entity atahost_wb_slave is	generic(		DeviceID   : unsigned(3 downto 0) := x"0";		RevisionNo : unsigned(3 downto 0) := x"0";		-- PIO mode 0 settings (@100MHz clock)		PIO_mode0_T1 : natural := 6;                -- 70ns		PIO_mode0_T2 : natural := 28;               -- 290ns		PIO_mode0_T4 : natural := 2;                -- 30ns		PIO_mode0_Teoc : natural := 23;             -- 240ns ==> T0 - T1 - T2 = 600 - 70 - 290 = 240		-- Multiword DMA mode 0 settings (@100MHz clock)		DMA_mode0_Tm : natural := 4;                -- 50ns		DMA_mode0_Td : natural := 21;               -- 215ns		DMA_mode0_Teoc : natural := 21              -- 215ns ==> T0 - Td - Tm = 480 - 50 - 215 = 215	);	port(		-- WISHBONE SYSCON signals		clk_i  : in std_logic;                      -- master clock in		arst_i : in std_logic := '1';               -- asynchronous active low reset		rst_i  : in std_logic := '0';               -- synchronous active high reset		-- WISHBONE SLAVE signals		cyc_i : in std_logic;                       -- valid bus cycle input		stb_i : in std_logic;                       -- strobe/core select input		ack_o : out std_logic;                      -- strobe acknowledge output		rty_o : out std_logic;                      -- retry output		err_o : out std_logic;                      -- error output		adr_i : in unsigned(6 downto 2);            -- A6 = '1' ATA devices selected		                                            --          A5 = '1' CS1- asserted, '0' CS0- asserted		                                            --          A4..A2 ATA address lines		                                            -- A6 = '0' ATA controller selected		dat_i  : in std_logic_vector(31 downto 0);  -- Databus in		dat_o  : out std_logic_vector(31 downto 0); -- Databus out		sel_i  : in std_logic_vector(3 downto 0);   -- Byte select signals		we_i   : in std_logic;                      -- Write enable input		inta_o : out std_logic;                     -- interrupt request signal IDE0		-- PIO control input		PIOsel     : buffer std_logic;		PIOtip,                                         -- PIO transfer in progress		PIOack     : in std_logic;                      -- PIO acknowledge signal		PIOq       : in std_logic_vector(15 downto 0);  -- PIO data input		PIOpp_full : in std_logic;                      -- PIO write-ping-pong buffers full		irq        : in std_logic;                      -- interrupt signal input		-- DMA control inputs		DMAsel    : out std_logic;		DMAtip,                                     -- DMA transfer in progress		DMAack,                                     -- DMA transfer acknowledge		DMARxEmpty,                                 -- DMA receive buffer empty		DMATxFull,                                  -- DMA transmit buffer full		DMA_dmarq : in std_logic;                   -- wishbone DMA request		DMAq      : in std_logic_vector(31 downto 0);		-- outputs		-- control register outputs		IDEctrl_rst,		IDEctrl_IDEen,		IDEctrl_FATR1,		IDEctrl_FATR0,		IDEctrl_ppen,		DMActrl_DMAen,		DMActrl_dir,		DMActrl_BeLeC0,		DMActrl_BeLeC1 : out std_logic;		-- CMD port timing registers		PIO_cmdport_T1,		PIO_cmdport_T2,		PIO_cmdport_T4,		PIO_cmdport_Teoc    : buffer unsigned(7 downto 0);		PIO_cmdport_IORDYen : out std_logic;		-- data-port0 timing registers		PIO_dport0_T1,		PIO_dport0_T2,		PIO_dport0_T4,		PIO_dport0_Teoc    : buffer unsigned(7 downto 0);		PIO_dport0_IORDYen : out std_logic;		-- data-port1 timing registers		PIO_dport1_T1,		PIO_dport1_T2,		PIO_dport1_T4,		PIO_dport1_Teoc    : buffer unsigned(7 downto 0);		PIO_dport1_IORDYen : out std_logic;		-- DMA device0 timing registers		DMA_dev0_Tm,		DMA_dev0_Td,		DMA_dev0_Teoc    : buffer unsigned(7 downto 0);		-- DMA device1 timing registers		DMA_dev1_Tm,		DMA_dev1_Td,		DMA_dev1_Teoc    : buffer unsigned(7 downto 0)	);end entity atahost_wb_slave;architecture structural of atahost_wb_slave is	--	-- constants	--	-- addresses	alias    ATA_DEV_ADR  : std_logic is adr_i(6);	alias    ATA_ADR      : unsigned(3 downto 0) is adr_i(5 downto 2);	constant ATA_CTRL_REG : unsigned(3 downto 0) := "0000";	constant ATA_STAT_REG : unsigned(3 downto 0) := "0001";	constant ATA_PIO_CMD  : unsigned(3 downto 0) := "0010";	constant ATA_PIO_DP0  : unsigned(3 downto 0) := "0011";	constant ATA_PIO_DP1  : unsigned(3 downto 0) := "0100";	constant ATA_DMA_DEV0 : unsigned(3 downto 0) := "0101";	constant ATA_DMA_DEV1 : unsigned(3 downto 0) := "0110";	-- reserved --	constant ATA_DMA_PORT : unsigned(3 downto 0) := "1111";	--	-- function declarations	--	-- overload '=' to compare two unsigned numbers	function "=" (a, b : unsigned) return std_logic is			alias la: unsigned(1 to a'length) is a;		alias lb: unsigned(1 to b'length) is b;		variable result : std_logic;	begin		-- check vector length      assert a'length = b'length             report "std_logic_vector comparison: operands of unequal lengths"             severity FAILURE;		result := '1';		for n in 1 to a'length loop			result := result and not (la(n) xor lb(n));		end loop;		return result;	end;	-- primary address decoder	signal CONsel : std_logic;                        -- controller select, IDE devices select	signal berr, brty : std_logic;                    -- bus error, bus retry	-- registers	signal CtrlReg, StatReg : std_logic_vector(31 downto 0); -- control and status registersbegin	--	-- generate bus cycle / address decoder	--	gen_bc_dec: block		signal w_acc, dw_acc : std_logic;      -- word access, double word access		signal store_pp_full : std_logic;	begin		-- word / double word		w_acc  <= sel_i(1) and sel_i(0);		dw_acc <= sel_i(3) and sel_i(2) and sel_i(1) and sel_i(0);		-- bus error		berr  <= not w_acc when (ATA_DEV_ADR = '1') else not dw_acc;	   -- PIO accesses at least 16bit wide, no PIO access during DMAtip or pingpong full		PIOsel <= cyc_i and stb_i and ATA_DEV_ADR and w_acc and not (DMAtip or store_pp_full);		-- CON accesses only 32bit wide		CONsel <= cyc_i and stb_i and not ATA_DEV_ADR and dw_acc;		DMAsel <= CONsel and (ATA_ADR = ATA_DMA_PORT);		-- bus retry (OCIDEC-3 and above)		-- store PIOpp_full, we don't want a PPfull based retry initiated by the current bus-cycle

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品蜜臀在线一区尤物| 精品视频一区二区不卡| 欧洲精品在线观看| 精品久久国产字幕高潮| 一区二区三区免费观看| 国产福利不卡视频| 欧美美女激情18p| 亚洲狼人国产精品| 成人免费福利片| 亚洲精品在线观| 天堂在线亚洲视频| 在线精品视频一区二区三四| 日本高清不卡aⅴ免费网站| 成人av网在线| 国产成人av一区二区三区在线 | 国产精品久久久久婷婷二区次| 99精品久久只有精品| 一本大道久久a久久综合| 国产欧美日本一区二区三区| 五月婷婷综合在线| 色综合久久久久久久久| 中文字幕制服丝袜一区二区三区| 激情成人综合网| 精品欧美一区二区在线观看| 日本亚洲一区二区| 制服丝袜亚洲播放| 日本午夜一区二区| 亚洲欧洲无码一区二区三区| 中文字幕日本不卡| 蜜桃视频免费观看一区| 久久久综合激的五月天| 五月激情综合网| 欧美日韩精品一区二区在线播放| 亚洲欧美日韩电影| 欧洲激情一区二区| 亚洲mv大片欧洲mv大片精品| 欧美三级一区二区| 亚洲国产精品尤物yw在线观看| 在线国产亚洲欧美| 日韩中文字幕亚洲一区二区va在线| 欧美特级限制片免费在线观看| 亚洲大型综合色站| 欧美一区二区三区白人| 秋霞国产午夜精品免费视频| 日韩亚洲欧美成人一区| 国产在线国偷精品产拍免费yy| 国产亚洲欧美日韩日本| 9i在线看片成人免费| 亚洲精品亚洲人成人网| 亚洲精品一区二区三区四区高清| 91色porny| jlzzjlzz亚洲女人18| 中文无字幕一区二区三区| 国产一区不卡视频| 最新日韩av在线| 欧美日韩一区二区在线视频| 青娱乐精品视频| 欧美tk—视频vk| 97精品国产露脸对白| 亚洲综合免费观看高清完整版在线 | 亚洲国产日韩综合久久精品| 欧美丰满嫩嫩电影| 国产白丝精品91爽爽久久| 亚洲欧美一区二区三区久本道91| 欧美视频在线一区二区三区| 久久国产尿小便嘘嘘| 国产精品久久久久久妇女6080| 一区二区三区欧美久久| 狠狠色丁香婷综合久久| 久久综合色8888| 91在线看国产| 久久99热99| 亚洲精品视频免费观看| 精品少妇一区二区三区视频免付费 | 国产99久久久精品| 五月综合激情日本mⅴ| 国产精品日韩成人| 在线不卡中文字幕| av亚洲精华国产精华精华| 蜜臀av一级做a爰片久久| 亚洲天堂久久久久久久| 亚洲精品一区二区三区香蕉| 在线观看91视频| 成人精品免费视频| 免费在线欧美视频| 亚洲免费av高清| 久久先锋资源网| 欧美精品v日韩精品v韩国精品v| 国产一区二区不卡老阿姨| 亚洲r级在线视频| 亚洲欧洲日韩女同| 国产婷婷一区二区| 欧美一区二区三区免费大片 | 国产成人日日夜夜| 日韩av午夜在线观看| 一区二区三区在线观看动漫| 久久久久久一二三区| 日韩欧美一二三| 欧美精品日韩一本| 欧美色成人综合| 欧日韩精品视频| 色视频欧美一区二区三区| proumb性欧美在线观看| 国产成人日日夜夜| 岛国一区二区在线观看| 国产精品亚洲视频| 国产高清在线观看免费不卡| 国内精品久久久久影院一蜜桃| 日本午夜一区二区| 免费成人结看片| 麻豆国产欧美一区二区三区| 午夜国产不卡在线观看视频| 亚洲一区二区三区四区的| 伊人夜夜躁av伊人久久| 一区二区三区四区在线免费观看 | 亚洲成人综合视频| 亚洲成在线观看| 日韩电影在线一区二区| 日韩成人免费看| 日韩成人一级片| 国产在线麻豆精品观看| 国产精品1区2区| 不卡一二三区首页| 色噜噜狠狠成人网p站| 色婷婷一区二区三区四区| 在线观看日产精品| 欧美日韩午夜在线视频| 日韩一二三区不卡| 久久精品一区二区三区四区| 国产精品网站在线观看| 一区二区三区四区蜜桃| 天天色综合成人网| 捆绑变态av一区二区三区| 国产美女精品人人做人人爽| 成人黄页在线观看| 在线视频综合导航| 欧美成人精品3d动漫h| 亚洲国产激情av| 一区二区三区影院| 精品一区二区综合| 成人免费不卡视频| 欧美日韩国产精品成人| 久久毛片高清国产| 国产精品视频看| 国产精品1区二区.| 欧美日韩成人综合天天影院| 国产精品视频免费| 蜜臀av性久久久久av蜜臀妖精| 欧美一区二区三区电影| 日韩一区二区三区三四区视频在线观看| 日韩精品一区二区三区在线播放 | 精品精品国产高清一毛片一天堂| 26uuu国产日韩综合| 亚洲视频 欧洲视频| 美女视频黄免费的久久 | 国内精品在线播放| 97久久超碰国产精品电影| 欧美一区二区三区白人| 亚洲视频1区2区| 国产乱一区二区| 欧美日韩亚洲另类| 国产欧美一区二区在线| 亚洲午夜成aⅴ人片| 国产黄色91视频| 久久电影网电视剧免费观看| 性感美女久久精品| 麻豆国产精品777777在线| www.爱久久.com| 精品粉嫩aⅴ一区二区三区四区| 亚洲欧美在线观看| 国产一区二区不卡在线| 51精品秘密在线观看| 亚洲色图一区二区三区| 国产在线精品视频| 欧美精品三级在线观看| 亚洲日本电影在线| 成人一区二区三区| xnxx国产精品| 麻豆久久久久久久| 欧美性生交片4| 一区二区激情小说| 暴力调教一区二区三区| 久久精品亚洲精品国产欧美kt∨| 日韩激情一区二区| 欧美日韩dvd在线观看| 亚洲欧美偷拍卡通变态| 成人午夜视频在线| 国产日产欧产精品推荐色| 激情深爱一区二区| 欧美一级日韩免费不卡| 日韩成人精品视频| 欧美日韩亚洲综合在线| 亚洲成a人片在线观看中文| 色婷婷综合久久久久中文| 综合电影一区二区三区 | 欧美一区二区三区在线视频| 亚洲激情成人在线| 色婷婷综合五月| 一区二区欧美在线观看| 在线国产电影不卡|