亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? edk9.1嵌入式開發實驗1代碼
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xipif_v1_23_b.h,v 1.5 2005/09/26 16:04:52 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.h** The XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- ---------------------------------------------------------* 1.23b jhl  02/27/01 Repartioned to minimize size* 1.23b rpm  07/16/04 Changed ifdef for circular inclusion to be more qualified* 1.23b rpm  08/17/04 Doxygenated for inclusion of API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************/#ifndef XIPIF_V123B_H /* prevent circular inclusions */#define XIPIF_V123B_H /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/***************************** Include Files *********************************/#include "xbasic_types.h"#include "xstatus.h"#include "xversion.h"/************************** Constant Definitions *****************************//** @name Register Offsets * * The following constants define the register offsets for the registers of the * IPIF, there are some holes in the memory map for reserved addresses to allow * other registers to be added and still match the memory map of the interrupt * controller registers * @{ */#define XIIF_V123B_DISR_OFFSET     0UL  /**< device interrupt status register */#define XIIF_V123B_DIPR_OFFSET     4UL  /**< device interrupt pending register */#define XIIF_V123B_DIER_OFFSET     8UL  /**< device interrupt enable register */#define XIIF_V123B_DIIR_OFFSET     24UL /**< device interrupt ID register */#define XIIF_V123B_DGIER_OFFSET    28UL /**< device global interrupt enable register */#define XIIF_V123B_IISR_OFFSET     32UL /**< IP interrupt status register */#define XIIF_V123B_IIER_OFFSET     40UL /**< IP interrupt enable register */#define XIIF_V123B_RESETR_OFFSET   64UL /**< reset register *//* @} *//** * The value used for the reset register to reset the IPIF */#define XIIF_V123B_RESET_MASK             0xAUL/** * The following constant is used for the device global interrupt enable * register, to enable all interrupts for the device, this is the only bit * in the register */#define XIIF_V123B_GINTR_ENABLE_MASK      0x80000000UL/** * The mask to identify each internal IPIF error condition in the device * registers of the IPIF. Interrupts are assigned in the register from LSB * to the MSB */#define XIIF_V123B_ERROR_MASK             1UL     /**< LSB of the register *//** @name Interrupt IDs * * The interrupt IDs which identify each internal IPIF condition, this value * must correlate with the mask constant for the error * @{ */#define XIIF_V123B_ERROR_INTERRUPT_ID     0    /**< interrupt bit #, (LSB = 0) */#define XIIF_V123B_NO_INTERRUPT_ID        128  /**< no interrupts are pending *//* @} *//**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//*****************************************************************************//**** Reset the IPIF component and hardware.  This is a destructive operation that* could cause the loss of data since resetting the IPIF of a device also* resets the device using the IPIF and any blocks, such as FIFOs or DMA* channels, within the IPIF.  All registers of the IPIF will contain their* reset value when this function returns.** @param RegBaseAddress contains the base address of the IPIF registers.** @return   None** @note     None*******************************************************************************/#define XIIF_V123B_RESET(RegBaseAddress) \    XIo_Out32(RegBaseAddress + XIIF_V123B_RESETR_OFFSET, XIIF_V123B_RESET_MASK)/*****************************************************************************//**** This macro sets the device interrupt status register to the value.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level rather* than a more detailed level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.  Writing any of* the non-latched bits of the register will have no effect on the register.** For the latched bits of this register only, setting a bit which is zero* within this register causes an interrupt to generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.  This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes the specified value to the register such that* some bits may be set and others cleared.  It is the caller's responsibility* to get the value of the register prior to setting the value to prevent a* destructive behavior.** @param RegBaseAddress contains the base address of the IPIF registers.** @param Status contains the value to be written to the interrupt status*        register of the device.  The only bits which can be written are*        the latched bits which contain the internal IPIF conditions.  The*        following values may be used to set the status register or clear an*        interrupt condition.*        - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return   None.** @note     None.*******************************************************************************/#define XIIF_V123B_WRITE_DISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET, (Status))/*****************************************************************************//**** This macro gets the device interrupt status register contents.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.** For only the latched bits of this register, the interrupt may be cleared by* writing to these bits in the status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** A status which contains the value read from the interrupt status register of* the device. The bit definitions are specific to the device with* the exception of the latched internal IPIF condition bits. The following* values may be used to detect internal IPIF conditions in the status.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET)/*****************************************************************************//**** This function sets the device interrupt enable register contents.* This register controls which interrupt sources of the device are allowed to* generate an interrupt.  The device global interrupt enable register must also* be set appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt.  Clearing a bit in this register* disables interrupt generation for that interrupt source.** This function writes only the specified value to the register such that* some interrupts source may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** An interrupt source may not be enabled to generate an interrupt, but can* still be polled in the interrupt status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @param** Enable contains the value to be written to the interrupt enable register* of the device.  The bit definitions are specific to the device with* the exception of the internal IPIF conditions. The following* values may be used to enable the internal IPIF conditions interrupts.*   - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return** None.** @note** Signature: Xuint32 XIIF_V123B_WRITE_DIER(Xuint32 RegBaseAddress,*                                          Xuint32 Enable)*******************************************************************************/#define XIIF_V123B_WRITE_DIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET, (Enable))/*****************************************************************************//**** This function gets the device interrupt enable register contents.* This register controls which interrupt sources of the device* are allowed to generate an interrupt.  The device global interrupt enable* register and the device interrupt enable register must also be set* appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt if the global enable is set* appropriately.  Clearing a bit in this register disables interrupt generation* for that interrupt source regardless of the global interrupt enable.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** The value read from the interrupt enable register of the device.  The bit* definitions are specific to the device with the exception of the internal* IPIF conditions. The following values may be used to determine from the* value if the internal IPIF conditions interrupts are enabled.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线不卡中文字幕| 国产成人在线影院| 国产精品情趣视频| 精品理论电影在线| 日韩欧美在线123| 日韩情涩欧美日韩视频| 日韩精品一区二区三区四区| 51精品秘密在线观看| 日韩一区二区三区在线| 日韩欧美一二三| 久久这里只精品最新地址| 国产日韩影视精品| 日韩理论电影院| 亚洲自拍另类综合| 日本在线不卡一区| 另类小说综合欧美亚洲| 国产一区二区中文字幕| 国产丶欧美丶日本不卡视频| 99精品偷自拍| 666欧美在线视频| 欧美一区二区观看视频| 国产校园另类小说区| 成人欧美一区二区三区1314 | 视频一区国产视频| 日韩1区2区日韩1区2区| 国产麻豆精品一区二区| 91视频一区二区三区| 欧美日韩国产电影| 欧美一区二区三区思思人| 久久久久久久精| 亚洲免费在线看| 裸体歌舞表演一区二区| 国产成人综合在线| 欧美亚一区二区| 久久综合精品国产一区二区三区| 成人免费一区二区三区在线观看| 亚洲国产精品自拍| 国产999精品久久| 欧美色男人天堂| 欧美精品一区二区三区蜜桃| 亚洲欧洲日产国码二区| 日本女优在线视频一区二区| av中文字幕一区| 日韩欧美国产电影| 尤物在线观看一区| 精品一区二区三区免费视频| 91麻豆精品一区二区三区| 日韩一区二区三区免费观看| 亚洲视频一二三区| 狠狠色狠狠色综合| 欧美日韩中文一区| 成人欧美一区二区三区1314| 国产在线视频一区二区| 欧美日韩国产经典色站一区二区三区 | 成a人片亚洲日本久久| 69p69国产精品| 自拍av一区二区三区| 久久99精品久久久久久动态图| 色哟哟亚洲精品| 欧美国产一区二区| 精品中文av资源站在线观看| 色婷婷综合久久久久中文| 日韩欧美区一区二| 亚洲成人你懂的| 欧美系列亚洲系列| 亚洲免费观看高清完整版在线观看 | 夜夜嗨av一区二区三区四季av | 一区二区欧美国产| av中文一区二区三区| 国产欧美日韩在线看| 国产精品99久久久久久有的能看| 日韩色视频在线观看| 日本成人在线看| 欧美日韩黄色一区二区| 亚洲免费av高清| 一本大道久久a久久精品综合| 中文字幕在线免费不卡| 成人av午夜影院| 国产精品久久久久9999吃药| 国产91丝袜在线播放| 国产欧美一区二区精品性色超碰| 激情久久五月天| 久久日韩粉嫩一区二区三区| 国产一区二区电影| 久久九九国产精品| 成人app网站| 亚洲黄色片在线观看| 欧美日韩精品福利| 另类人妖一区二区av| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 国产精品伦一区| 成人av资源站| 亚洲男人的天堂在线观看| 欧美性生活大片视频| 天天影视网天天综合色在线播放 | 免费高清成人在线| 久久久久高清精品| 一本大道综合伊人精品热热| 午夜久久久久久久久久一区二区| 欧美精品色一区二区三区| 日韩福利电影在线| 国产色婷婷亚洲99精品小说| 91在线视频观看| 丝袜美腿亚洲综合| 久久久久国产精品免费免费搜索| 91亚洲国产成人精品一区二三| 一区二区三区国产精品| 91麻豆精品国产| 国产精品正在播放| 亚洲一区免费观看| 欧美精品一区二区三区视频| av日韩在线网站| 日精品一区二区| 亚洲天堂中文字幕| 精品乱人伦一区二区三区| 一本在线高清不卡dvd| 蜜臀精品久久久久久蜜臀| 国产精品国产三级国产aⅴ中文| 欧美视频一二三区| 成人性色生活片免费看爆迷你毛片| 尤物视频一区二区| 中文字幕av一区二区三区| 欧美日韩免费在线视频| 国产精品888| 日本亚洲天堂网| 亚洲女人****多毛耸耸8| 久久综合九色综合久久久精品综合 | 国内精品国产成人| 亚洲一区二区三区爽爽爽爽爽| wwwwxxxxx欧美| 欧美一区二区三区在线观看| 91福利视频网站| 不卡的av网站| 国产91精品入口| 久久91精品国产91久久小草| 亚洲一区二区三区在线看| 国产精品盗摄一区二区三区| 精品国免费一区二区三区| 日本高清不卡一区| 北条麻妃一区二区三区| 国模套图日韩精品一区二区| 奇米影视7777精品一区二区| 亚洲一级二级在线| 日韩毛片在线免费观看| 国产精品成人在线观看| 欧美国产欧美亚州国产日韩mv天天看完整 | 久久久精品一品道一区| 欧美一级高清片| 在线不卡中文字幕播放| 9191成人精品久久| 91精品欧美福利在线观看| 欧美视频完全免费看| 色婷婷久久综合| 91网上在线视频| 91在线视频18| 99视频精品全部免费在线| 99精品久久只有精品| 色综合天天性综合| 在线看日本不卡| 欧美亚男人的天堂| 51精品国自产在线| 欧美精品一区二区三区蜜臀| 久久综合中文字幕| 亚洲国产高清在线观看视频| 国产欧美va欧美不卡在线| 国产精品水嫩水嫩| 国产精品九色蝌蚪自拍| 亚洲麻豆国产自偷在线| 亚洲一二三四在线观看| 亚洲成av人片在www色猫咪| 轻轻草成人在线| 精品影院一区二区久久久| 国v精品久久久网| 在线观看国产一区二区| 91精品国产一区二区三区蜜臀| 欧美一区二区性放荡片| 久久久精品影视| 亚洲欧美激情插| 日本不卡的三区四区五区| 国产电影精品久久禁18| 91久久久免费一区二区| 日韩欧美电影一二三| 国产精品免费丝袜| 天天av天天翘天天综合网| 激情五月婷婷综合| 97精品久久久午夜一区二区三区| 欧美三级电影一区| 国产区在线观看成人精品| 亚洲午夜三级在线| 极品少妇xxxx精品少妇| 91碰在线视频| 久久久亚洲精华液精华液精华液| 亚洲丝袜制服诱惑| 麻豆成人久久精品二区三区小说| 国产成人综合在线播放| 欧美一区二区三区四区视频| 亚洲三级在线免费| 国产xxx精品视频大全| 在线综合视频播放| 亚洲精品国产高清久久伦理二区|