亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? edk9.1嵌入式開發實驗1代碼
?? H
?? 第 1 頁 / 共 2 頁
字號:
** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DIER(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET)/*****************************************************************************//**** This function gets the device interrupt pending register contents.* This register indicates the pending interrupt sources, those that are waiting* to be serviced by the software, for a device which contains the IPIF.* An interrupt must be enabled in the interrupt enable register of the IPIF to* be pending.** Each bit of the register correlates to a specific interrupt source within the* the device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched since the condition* is latched in the IP interrupt status register, by an internal block of the* IPIF such as a FIFO or DMA channel, or by the IP of the device.  This register* is read only and is not latched, but it is necessary to acknowledge (clear)* the interrupt condition by performing the appropriate processing for the IP* or block within the IPIF.** This register can be thought of as the contents of the interrupt status* register ANDed with the contents of the interrupt enable register.** @param RegBaseAddress contains the base address of the IPIF registers.** @return** The value read from the interrupt pending register of the device.  The bit* definitions are specific to the device with the exception of the latched* internal IPIF condition bits. The following values may be used to detect* internal IPIF conditions in the value.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DIPR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DIPR_OFFSET)/*****************************************************************************//**** This macro gets the device interrupt ID for the highest priority interrupt* which is pending from the interrupt ID register. This function provides* priority resolution such that faster interrupt processing is possible.* Without priority resolution, it is necessary for the software to read the* interrupt pending register and then check each interrupt source to determine* if an interrupt is pending.  Priority resolution becomes more important as the* number of interrupt sources becomes larger.** Interrupt priorities are based upon the bit position of the interrupt in the* interrupt pending register with bit 0 being the highest priority. The* interrupt ID is the priority of the interrupt, 0 - 31, with 0 being the* highest priority. The interrupt ID register is live rather than latched such* that multiple calls to this function may not yield the same results.  A* special value, outside of the interrupt priority range of 0 - 31, is* contained in the register which indicates that no interrupt is pending.  This* may be useful for allowing software to continue processing interrupts in a* loop until there are no longer any interrupts pending.** The interrupt ID is designed to allow a function pointer table to be used* in the software such that the interrupt ID is used as an index into that* table.  The function pointer table could contain an instance pointer, such* as to DMA channel, and a function pointer to the function which handles* that interrupt.  This design requires the interrupt processing of the device* driver to be partitioned into smaller more granular pieces based upon* hardware used by the device, such as DMA channels and FIFOs.** It is not mandatory that this function be used by the device driver software.* It may choose to read the pending register and resolve the pending interrupt* priorities on it's own.** @param RegBaseAddress contains the base address of the IPIF registers.** @return** An interrupt ID, 0 - 31, which identifies the highest priority interrupt* which is pending.  A value of XIIF_NO_INTERRUPT_ID indicates that there is* no interrupt pending. The following values may be used to identify the* interrupt ID for the internal IPIF interrupts.* <br><br>* - XIIF_V123B_ERROR_INTERRUPT_ID     Indicates a device error in the IPIF** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DIIR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DIIR_OFFSET)/*****************************************************************************//**** This function disables all interrupts for the device by writing to the global* interrupt enable register.  This register provides the ability to disable* interrupts without any modifications to the interrupt enable register such* that it is minimal effort to restore the interrupts to the previous enabled* state.  The corresponding function, XIpIf_GlobalIntrEnable, is provided to* restore the interrupts to the previous enabled state.  This function is* designed to be used in critical sections of device drivers such that it is* not necessary to disable other device interrupts.** @param RegBaseAddress contains the base address of the IPIF registers.** @return** None.** @note** None.*******************************************************************************/#define XIIF_V123B_GINTR_DISABLE(RegBaseAddress) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DGIER_OFFSET, 0)/*****************************************************************************//**** This function writes to the global interrupt enable register to enable* interrupts from the device.  This register provides the ability to enable* interrupts without any modifications to the interrupt enable register such* that it is minimal effort to restore the interrupts to the previous enabled* state.  This function does not enable individual interrupts as the interrupt* enable register must be set appropriately.  This function is designed to be* used in critical sections of device drivers such that it is not necessary to* disable other device interrupts.** @param RegBaseAddress contains the base address of the IPIF registers.** @return** None.** @note** None.*******************************************************************************/#define XIIF_V123B_GINTR_ENABLE(RegBaseAddress)           \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DGIER_OFFSET, \               XIIF_V123B_GINTR_ENABLE_MASK)/*****************************************************************************//**** This function determines if interrupts are enabled at the global level by* reading the global interrupt register. This register provides the ability to* disable interrupts without any modifications to the interrupt enable register* such that it is minimal effort to restore the interrupts to the previous* enabled state.** @param RegBaseAddress contains the base address of the IPIF registers.** @return** XTRUE if interrupts are enabled for the IPIF, XFALSE otherwise.** @note** None.*******************************************************************************/#define XIIF_V123B_IS_GINTR_ENABLED(RegBaseAddress)             \    (XIo_In32((RegBaseAddress) + XIIF_V123B_DGIER_OFFSET) ==    \              XIIF_V123B_GINTR_ENABLE_MASK)/*****************************************************************************//**** This function sets the IP interrupt status register to the specified value.* This register indicates the status of interrupt sources for the IP of the* device.  The IP is defined as the part of the device that connects to the* IPIF.  The status is independent of whether interrupts are enabled such that* the status register may also be polled when interrupts are not enabled.** Each bit of the register correlates to a specific interrupt source within the* IP.  All bits of this register are latched. Setting a bit which is zero* within this register causes an interrupt to be generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.  This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes only the specified value to the register such that* some status bits may be set and others cleared.  It is the caller's* responsibility to get the value of the register prior to setting the value* to prevent an destructive behavior.** @param RegBaseAddress contains the base address of the IPIF registers.** @param Status contains the value to be written to the IP interrupt status*        register.  The bit definitions are specific to the device IP.** @return** None.** @note** None.*******************************************************************************/#define XIIF_V123B_WRITE_IISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_IISR_OFFSET, (Status))/*****************************************************************************//**** This macro gets the contents of the IP interrupt status register.* This register indicates the status of interrupt sources for the IP of the* device.  The IP is defined as the part of the device that connects to the* IPIF. The status is independent of whether interrupts are enabled such* that the status register may also be polled when interrupts are not enabled.** Each bit of the register correlates to a specific interrupt source within the* device.  All bits of this register are latched.  Writing a 1 to a bit within* this register causes an interrupt to be generated if enabled in the interrupt* enable register and the global interrupt enable is set.  Since the status is* latched, each status bit must be acknowledged in order for the bit in the* status register to be updated.  Each bit can be acknowledged by writing a* 0 to the bit in the status register.** @param RegBaseAddress contains the base address of the IPIF registers.** @return** A status which contains the value read from the IP interrupt status register.* The bit definitions are specific to the device IP.** @note** None.*******************************************************************************/#define XIIF_V123B_READ_IISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_IISR_OFFSET)/*****************************************************************************//**** This macro sets the IP interrupt enable register contents.  This register* controls which interrupt sources of the IP are allowed to generate an* interrupt.  The global interrupt enable register and the device interrupt* enable register must also be set appropriately for an interrupt to be* passed out of the device containing the IPIF and the IP.** Each bit of the register correlates to a specific interrupt source within the* IP.  Setting a bit in this register enables the interrupt source to generate* an interrupt.  Clearing a bit in this register disables interrupt generation* for that interrupt source.** This function writes only the specified value to the register such that* some interrupt sources may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** @param RegBaseAddress contains the base address of the IPIF registers.** @param Enable contains the value to be written to the IP interrupt enable*        register. The bit definitions are specific to the device IP.** @return** None.** @note** None.*******************************************************************************/#define XIIF_V123B_WRITE_IIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_IIER_OFFSET, (Enable))/*****************************************************************************//**** This macro gets the IP interrupt enable register contents.  This register* controls which interrupt sources of the IP are allowed to generate an* interrupt.  The global interrupt enable register and the device interrupt* enable register must also be set appropriately for an interrupt to be* passed out of the device containing the IPIF and the IP.** Each bit of the register correlates to a specific interrupt source within the* IP.  Setting a bit in this register enables the interrupt source to generate* an interrupt.  Clearing a bit in this register disables interrupt generation* for that interrupt source.** @param RegBaseAddress contains the base address of the IPIF registers.** @return** The contents read from the IP interrupt enable register.  The bit definitions* are specific to the device IP.** @note** Signature: Xuint32 XIIF_V123B_READ_IIER(Xuint32 RegBaseAddress)*******************************************************************************/#define XIIF_V123B_READ_IIER(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_IIER_OFFSET)/************************** Function Prototypes ******************************//** * Initialization Functions */XStatus XIpIfV123b_SelfTest(Xuint32 RegBaseAddress, Xuint8 IpRegistersWidth);#ifdef __cplusplus}#endif#endif            /* end of protection macro */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品一卡二卡在线观看| 国产三级精品视频| 日本一区中文字幕| 欧美色倩网站大全免费| 天堂在线亚洲视频| 欧美成人在线直播| 国产精品一二三| **欧美大码日韩| 在线视频中文字幕一区二区| 亚洲国产一区二区a毛片| 欧美日韩免费不卡视频一区二区三区 | 亚洲欧美在线aaa| 97精品久久久久中文字幕| 一区二区三区**美女毛片| 欧美日韩一区二区三区免费看 | 麻豆精品国产91久久久久久| 久久网这里都是精品| 粉嫩av一区二区三区| 亚洲精品自拍动漫在线| 3atv在线一区二区三区| 国产精品资源在线看| 日韩一区日韩二区| 宅男在线国产精品| 国产剧情av麻豆香蕉精品| 中文字幕中文乱码欧美一区二区| 欧美亚洲日本一区| 紧缚捆绑精品一区二区| 亚洲美女屁股眼交3| 日韩精品一区二区三区视频播放| 成人黄色在线看| 日韩精品乱码av一区二区| 国产欧美日韩久久| 2021久久国产精品不只是精品| 成人丝袜高跟foot| 亚洲v日本v欧美v久久精品| 久久人人超碰精品| 欧美亚洲国产一区二区三区va | 国产一区二区主播在线| 亚洲男人天堂av| 日韩午夜小视频| 91国偷自产一区二区开放时间| 美国十次综合导航| 亚洲激情男女视频| 久久久精品免费网站| 欧美丝袜丝nylons| 成人午夜激情在线| 麻豆精品一区二区综合av| 亚洲啪啪综合av一区二区三区| 精品播放一区二区| 欧美三级电影在线看| 成人h动漫精品| 激情文学综合网| 亚洲第一主播视频| 亚洲精品伦理在线| 欧美激情在线一区二区| 精品久久国产老人久久综合| 欧美日韩精品欧美日韩精品| 成人白浆超碰人人人人| 国内欧美视频一区二区| 日韩激情一二三区| 亚洲午夜精品网| 亚洲乱码日产精品bd| 国产日本一区二区| www国产精品av| 欧美成人a视频| 欧美久久高跟鞋激| 欧美日韩国产免费一区二区 | 精品视频1区2区3区| 波多野结衣的一区二区三区| 国产精品一区久久久久| 韩国一区二区三区| 韩国av一区二区三区| 91蜜桃网址入口| 《视频一区视频二区| 久久亚洲免费视频| 99精品久久久久久| 亚洲自拍与偷拍| 久久嫩草精品久久久精品一| av网站一区二区三区| 五月婷婷综合在线| 国产精品电影院| 日韩美女视频在线| 在线免费观看一区| 欧美日韩一二三区| 国产在线精品不卡| 麻豆精品国产91久久久久久| 奇米一区二区三区| 久久不见久久见免费视频7| 久久综合综合久久综合| 激情另类小说区图片区视频区| 蜜臀av性久久久久蜜臀aⅴ四虎| 免费观看日韩电影| 国产在线国偷精品免费看| 国产真实乱偷精品视频免| 国产精品99久| jiyouzz国产精品久久| 色综合婷婷久久| 欧美日韩精品一区二区三区四区| 在线播放欧美女士性生活| 欧美videos大乳护士334| 久久亚区不卡日本| 中国色在线观看另类| 亚洲精品乱码久久久久久| 日日夜夜免费精品视频| 老色鬼精品视频在线观看播放| 国产美女在线观看一区| 99视频一区二区三区| 欧美日韩极品在线观看一区| 欧美成人乱码一区二区三区| 中文字幕一区二区不卡| 图片区小说区区亚洲影院| 国内精品第一页| 91麻豆成人久久精品二区三区| 欧美性极品少妇| 久久日韩粉嫩一区二区三区| 亚洲另类色综合网站| 蜜桃久久久久久| 99久久综合99久久综合网站| 欧美精品成人一区二区三区四区| 久久久亚洲精华液精华液精华液| 亚洲麻豆国产自偷在线| 美女视频黄 久久| 一本到高清视频免费精品| 日韩欧美电影一二三| 亚洲色图在线看| 韩国精品免费视频| 在线免费视频一区二区| 久久亚洲欧美国产精品乐播| 亚洲第一在线综合网站| 成人精品视频.| 欧美肥妇free| 一区二区在线观看av| 国产精品影视在线| 欧美高清视频一二三区| 91精品国产黑色紧身裤美女| 亚洲欧美日韩电影| 91免费看片在线观看| 精品一区二区在线免费观看| 波多野洁衣一区| 久久亚洲精精品中文字幕早川悠里 | 亚洲午夜久久久久中文字幕久| 精品在线你懂的| 日韩欧美一级特黄在线播放| 亚洲欧美综合另类在线卡通| 色婷婷久久综合| 国产精品夜夜嗨| 国产福利一区二区| 91精品国产色综合久久ai换脸| 亚洲女女做受ⅹxx高潮| 国产91在线观看| 欧美成人女星排名| 日韩专区中文字幕一区二区| 99亚偷拍自图区亚洲| 国产精品网站一区| 国产精品夜夜嗨| 26uuu久久综合| 精品在线免费视频| 欧美一级黄色录像| 免费成人性网站| 日韩一区国产二区欧美三区| 亚洲va国产天堂va久久en| 在线一区二区三区四区五区 | 色婷婷综合久久久中文字幕| 国产精品另类一区| 国产传媒一区在线| 久久久久久久久久久久电影| 久久超级碰视频| 久久先锋资源网| 国产一区二区三区四区五区入口| 欧美一区二区美女| 全国精品久久少妇| 日韩你懂的在线播放| 乱一区二区av| 精品国产99国产精品| 经典三级一区二区| 久久久久成人黄色影片| 国产91精品精华液一区二区三区 | 欧美日韩精品专区| 日本亚洲电影天堂| 日韩午夜激情免费电影| 麻豆精品精品国产自在97香蕉| 337p粉嫩大胆色噜噜噜噜亚洲| 紧缚奴在线一区二区三区| 久久精品夜色噜噜亚洲a∨| 成人免费av资源| 亚洲精品成人精品456| 欧美视频一区在线| 青娱乐精品在线视频| 国产亚洲精品福利| 成人国产精品视频| 亚洲精品免费视频| 欧美日韩国产a| 国产综合成人久久大片91| 中文字幕第一区综合| 在线一区二区三区四区五区 | 欧美视频一区二区| 日本中文字幕一区二区视频| 26uuu国产电影一区二区| 成人动漫在线一区| 婷婷丁香久久五月婷婷|