亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.c

?? edk9.1嵌入式開發實驗1代碼
?? C
字號:
/* $Id: xipif_v1_23_b.c,v 1.3 2004/11/15 20:31:35 xduan Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.c** This file contains the implementation of the XIpIf component. The* XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** The interrupt registers of the IPIF are parameterizable such that the only* the number of bits necessary for the device are implemented. The functions* of this component do not attempt to validate that the passed in arguments are* valid based upon the number of implemented bits.  This is necessary to* maintain the level of performance required for the common components.  Bits* of the registers are assigned starting at the least significant bit of the* registers.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.23b jhl  02/27/01 Repartioned to reduce size* 1.23b rpm  08/17/04 Doxygenated for inclusion in API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************//***************************** Include Files *********************************/#include "xipif_v1_23_b.h"#include "xio.h"/************************** Constant Definitions *****************************//* the following constant is used to generate bit masks for register testing * in the self test functions, it defines the starting bit mask that is to be * shifted from the LSB to MSB in creating a register test mask */#define XIIF_V123B_FIRST_BIT_MASK     1UL/* the following constant defines the maximum number of bits which may be * used in the registers at the device and IP levels, this is based upon the * number of bits available in the registers */#define XIIF_V123B_MAX_REG_BIT_COUNT 32/**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//************************** Variable Definitions *****************************//************************** Function Prototypes ******************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress,                              Xuint32 IpRegistersWidth);/*****************************************************************************//**** This function performs a self test on the specified IPIF component.  Many* of the registers in the IPIF are tested to ensure proper operation.  This* function is destructive because the IPIF is reset at the start of the test* and at the end of the test to ensure predictable results.  The IPIF reset* also resets the entire device that uses the IPIF.  This function exits with* all interrupts for the device disabled.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A value of XST_SUCCESS indicates the test was successful with no errors.* Any one of the following error values may also be returned.*                                       <br><br>*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP interrupt*                                       status register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it** @note** None.*******************************************************************************/XStatus XIpIfV123b_SelfTest(Xuint32 RegBaseAddress,                            Xuint8 IpRegistersWidth){    XStatus Status;    /* assert to verify arguments are valid */    XASSERT_NONVOID(IpRegistersWidth <= XIIF_V123B_MAX_REG_BIT_COUNT);    /* reset the IPIF such that it's in a known state before the test     * and interrupts are globally disabled     */    XIIF_V123B_RESET(RegBaseAddress);    /* perform the self test on the IP interrupt registers, if     * it is not successful exit with the status     */    Status = IpIntrSelfTest(RegBaseAddress, IpRegistersWidth);    if (Status != XST_SUCCESS)    {        return Status;    }    /* reset the IPIF such that it's in a known state before exiting test */    XIIF_V123B_RESET(RegBaseAddress);    /* reaching this point means there were no errors, return success */    return XST_SUCCESS;}/******************************************************************************* Perform a self test on the IP interrupt registers of the IPIF. This* function modifies registers of the IPIF such that they are not guaranteed* to be in the same state when it returns.  Any bits in the IP interrupt* status register which are set are assumed to be set by default after a reset* and are not tested in the test.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A status indicating XST_SUCCESS if the test was successful.  Otherwise, one* of the following values is returned.*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP status*                                       register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it* @note** None.*******************************************************************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress, Xuint32 IpRegistersWidth){    /* ensure that the IP interrupt enable register is  zero     * as it should be at reset, the interrupt status is dependent upon the     * IP such that it's reset value is not known     */    if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)    {        return XST_IPIF_RESET_REGISTER_ERROR;    }    /* if there are any used IP interrupts, then test all of the interrupt     * bits in all testable registers     */    if (IpRegistersWidth > 0)    {        Xuint32 BitCount;        Xuint32 IpInterruptMask = XIIF_V123B_FIRST_BIT_MASK;        Xuint32 Mask = XIIF_V123B_FIRST_BIT_MASK; /* bits assigned MSB to LSB */        Xuint32 InterruptStatus;        /* generate the register masks to be used for IP register tests, the         * number of bits supported by the hardware is parameterizable such         * that only that number of bits are implemented in the registers, the         * bits are allocated starting at the MSB of the registers         */        for (BitCount = 1;             BitCount < IpRegistersWidth;             BitCount++)        {            Mask = Mask << 1;            IpInterruptMask |= Mask;        }        /* get the current IP interrupt status register contents, any bits         * already set must default to 1 at reset in the device and these         * bits can't be tested in the following test, remove these bits from         * the mask that was generated for the test         */        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        IpInterruptMask &= ~InterruptStatus;        /* set the bits in the device status register and verify them by reading         * the register again, all bits of the register are latched         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != IpInterruptMask)        {            return XST_IPIF_IP_STATUS_ERROR;        }        /* test to ensure that the bits set in the IP interrupt status register         * can be cleared by acknowledging them in the IP interrupt status         * register then read it again and verify it was cleared         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != 0)        {            return XST_IPIF_IP_ACK_ERROR;        }        /* set the IP interrupt enable set register and then read the IP         * interrupt enable register and verify the interrupts were enabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, IpInterruptMask);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != IpInterruptMask)        {            return XST_IPIF_IP_ENABLE_ERROR;        }        /* clear the IP interrupt enable register and then read the         * IP interrupt enable register and verify the interrupts were disabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, 0);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)        {            return XST_IPIF_IP_ENABLE_ERROR;        }    }    return XST_SUCCESS;}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久99久久| 欧美午夜电影网| 欧美一区二区视频网站| 中文字幕一区在线观看视频| 奇米精品一区二区三区在线观看一| 成人三级伦理片| 欧美精品一区二区三区高清aⅴ| 亚洲午夜电影在线观看| av电影在线观看一区| 久久久久久久久久久久电影| 日本不卡一二三区黄网| 欧美在线你懂得| 亚洲啪啪综合av一区二区三区| 国产精一区二区三区| 日韩欧美在线网站| 午夜精品久久久久久久| 色狠狠综合天天综合综合| 国产精品视频线看| 国产精品一区在线| 日韩欧美一级特黄在线播放| 亚洲国产va精品久久久不卡综合| 91在线观看高清| 国产精品久久久久影院色老大| 久久av老司机精品网站导航| 欧美一区二区播放| 水野朝阳av一区二区三区| 欧亚洲嫩模精品一区三区| 亚洲天堂2014| 91网页版在线| 亚洲精品国产一区二区三区四区在线| 成人av免费在线播放| 中文字幕+乱码+中文字幕一区| 国产精品自产自拍| 国产人妖乱国产精品人妖| 国产呦精品一区二区三区网站 | 狠狠色狠狠色综合| 欧美一区二区在线视频| 日本不卡免费在线视频| 欧美精品久久久久久久久老牛影院| 亚洲午夜在线电影| 欧美在线看片a免费观看| 亚洲综合一二三区| 精品视频1区2区| 亚洲成av人片一区二区梦乃| 精品视频1区2区| 日韩国产一二三区| 国产精品视频一区二区三区不卡| 国产精品一区在线| 国产精品人人做人人爽人人添| 成人网页在线观看| 亚洲欧美视频一区| 欧美四级电影网| 日韩成人伦理电影在线观看| 欧美一区二区视频观看视频| 久久激情五月激情| 久久精品亚洲麻豆av一区二区| 国产一区二区0| 久久精品一区二区| 99久久综合精品| 亚洲最新在线观看| 欧美日韩www| 精品一区二区精品| 中文字幕精品三区| 欧美在线色视频| 老司机精品视频线观看86| 亚洲精品在线观| 成av人片一区二区| 夜夜嗨av一区二区三区四季av| 67194成人在线观看| 久久超碰97中文字幕| 久久精品亚洲麻豆av一区二区| 99精品国产一区二区三区不卡| 亚洲一区欧美一区| 日韩欧美成人午夜| 成人性生交大合| 亚洲国产欧美一区二区三区丁香婷| 88在线观看91蜜桃国自产| 激情国产一区二区| 综合久久久久久久| 91麻豆精品国产91久久久资源速度 | 亚洲一级二级在线| 在线不卡的av| 国产suv一区二区三区88区| 亚洲区小说区图片区qvod| 91精品午夜视频| 成人av综合在线| 日韩激情视频在线观看| 国产欧美日韩麻豆91| 精品视频一区二区三区免费| 精品一区二区三区免费| 亚洲免费电影在线| 精品盗摄一区二区三区| 色香蕉成人二区免费| 久久99九九99精品| 中文字幕亚洲一区二区av在线| 欧美人牲a欧美精品| 国产成人免费视频一区| 亚洲国产裸拍裸体视频在线观看乱了| xvideos.蜜桃一区二区| 欧美午夜理伦三级在线观看| 国产精品亚洲人在线观看| 亚洲成在人线免费| 国产精品久久久久久户外露出| 欧美精品一级二级| 99亚偷拍自图区亚洲| 蜜臀国产一区二区三区在线播放| 亚洲视频图片小说| 久久久99精品免费观看不卡| 欧美日韩一级视频| 成人av综合一区| 经典三级一区二区| 午夜影视日本亚洲欧洲精品| 国产精品电影院| 欧美精品一区二区在线观看| 欧美日韩亚洲综合一区| 成人精品鲁一区一区二区| 美脚の诱脚舐め脚责91 | 中文字幕在线不卡国产视频| 日韩精品中文字幕在线一区| 91极品视觉盛宴| 国产成人av资源| 日本欧美一区二区| 亚洲一区二区黄色| 亚洲欧洲av色图| 国产欧美精品一区aⅴ影院| 欧美一区二区三区免费观看视频| 色噜噜狠狠一区二区三区果冻| 高清成人免费视频| 精品一区二区影视| 免费精品视频最新在线| 亚洲一区二区视频| 亚洲天堂2014| 国产精品久久久久久妇女6080 | 欧美一区二区三区成人| 欧美视频一区在线| 91福利在线看| 91美女片黄在线观看91美女| 成人美女视频在线看| 国产美女视频91| 狠狠色丁香婷综合久久| 蜜桃久久久久久久| 亚洲成人你懂的| 亚洲国产精品久久不卡毛片| 一区二区三区在线视频观看58| 综合激情成人伊人| 综合欧美亚洲日本| 国产精品卡一卡二卡三| 国产精品美日韩| 国产精品福利一区二区三区| 国产精品五月天| 国产精品久久99| 亚洲欧美自拍偷拍| 日韩美女久久久| 一区二区三区四区中文字幕| 日韩理论电影院| 亚洲精品中文在线| 亚洲精品成人少妇| 亚洲国产一区二区三区青草影视| 亚洲国产日韩精品| 水野朝阳av一区二区三区| 五月激情六月综合| 日本特黄久久久高潮| 乱一区二区av| 国产乱码一区二区三区| 福利电影一区二区三区| 成人av在线电影| 91精品1区2区| 欧美日本一区二区| 日韩欧美亚洲国产精品字幕久久久| 日韩一区二区精品| 精品国产91洋老外米糕| 久久久国产综合精品女国产盗摄| 国产欧美日本一区视频| 中文字幕亚洲成人| 一区二区三区在线看| 日韩在线一区二区三区| 日韩1区2区3区| 国精品**一区二区三区在线蜜桃| 国产精品一区二区久久不卡| 北条麻妃国产九九精品视频| 色欧美乱欧美15图片| 91精品视频网| 久久久99久久精品欧美| 国产精品电影院| 亚洲电影第三页| 精品午夜一区二区三区在线观看| 高清av一区二区| 91豆麻精品91久久久久久| 正在播放一区二区| 久久天天做天天爱综合色| 国产精品福利一区| 天天av天天翘天天综合网色鬼国产| 日本欧美一区二区| 福利一区二区在线| 欧美三级电影在线观看| 精品99一区二区| 亚洲欧美区自拍先锋| 美国毛片一区二区三区| 成人美女视频在线观看18| 欧美日韩成人在线|