亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? compare-16t.rpt

?? ISA板卡
?? RPT
字號:
Project Information                   i:\workcpld\tensie\speed\compare-16t.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/01/2007 20:42:38

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

compare-16t
      EPM7032SLC44-5       3        3        0      7       0           21 %

User Pins:                 3        3        0  



Project Information                   i:\workcpld\tensie\speed\compare-16t.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Project Information                   i:\workcpld\tensie\speed\compare-16t.rpt

** FILE HIERARCHY **



|74684:3|
|74684:8|


Device-Specific Information:          i:\workcpld\tensie\speed\compare-16t.rpt
compare-16t

***** Logic for device 'compare-16t' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R                             R  
              E                             E  
              S                             S  
              E                             E  
              R                          T  R  
              V        V  G  G  G  C  G  E  V  
              E  P  P  C  N  N  N  L  N  S  E  
              D  1  0  C  D  D  D  K  D  T  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | P-GR-Q 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | EQ 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:          i:\workcpld\tensie\speed\compare-16t.rpt
compare-16t

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   4/16( 25%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   5/16( 31%)   0/16(  0%)   6/36( 16%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             9/32     ( 28%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  3.00
Total fan-in:                                    21

Total input pins required:                       3
Total fast input logic cells required:           0
Total output pins required:                      3
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      7
Total flipflops required:                        2
Total product terms required:                   14
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:          i:\workcpld\tensie\speed\compare-16t.rpt
compare-16t

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
   4    (1)  (A)      INPUT               0      0   0    0    0    2    1  P0
   5    (2)  (A)      INPUT               0      0   0    0    0    2    1  P1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:          i:\workcpld\tensie\speed\compare-16t.rpt
compare-16t

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  34     23    B     OUTPUT      t        0      0   0    0    2    0    0  EQ
  36     22    B     OUTPUT      t        0      0   0    2    3    0    0  P-GR-Q
  41     17    B     OUTPUT      t        0      0   0    2    4    0    0  TEST


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:          i:\workcpld\tensie\speed\compare-16t.rpt
compare-16t

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       TFFE      t        0      0   0    0    1    2    1  Q1 (:76)
 (39)    19    B       TFFE   +  t        0      0   0    0    0    2    2  Q0 (:77)
 (38)    20    B       SOFT      t        0      0   0    1    1    2    0  |74684:3|:67
 (37)    21    B       SOFT      t        0      0   0    1    1    3    0  |74684:3|:68


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:          i:\workcpld\tensie\speed\compare-16t.rpt
compare-16t

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC23 EQ
        | +----------- LC22 P-GR-Q
        | | +--------- LC17 TEST
        | | | +------- LC18 Q1
        | | | | +----- LC19 Q0
        | | | | | +--- LC20 |74684:3|:67
        | | | | | | +- LC21 |74684:3|:68
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> - * * * - - * | - * | <-- Q1
LC19 -> - * * * * * - | - * | <-- Q0
LC20 -> * - * - - - - | - * | <-- |74684:3|:67
LC21 -> * * * - - - - | - * | <-- |74684:3|:68

Pin
43   -> - - - - - - - | - - | <-- CLK
4    -> - * * - - * - | - * | <-- P0
5    -> - * * - - - * | - * | <-- P1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:          i:\workcpld\tensie\speed\compare-16t.rpt
compare-16t

** EQUATIONS **

CLK      : INPUT;
P0       : INPUT;
P1       : INPUT;

-- Node name is 'EQ' 
-- Equation name is 'EQ', location is LC023, type is output.
 EQ      = LCELL( _EQ001 $  _LC021);
  _EQ001 = !_LC020 &  _LC021;

-- Node name is 'P-GR-Q' 
-- Equation name is 'P-GR-Q', location is LC022, type is output.
 P-GR-Q  = LCELL( _EQ002 $  GND);
  _EQ002 =  _LC021 &  P0 & !Q0
         #  P1 & !Q1;

-- Node name is ':77' = 'Q0' 
-- Equation name is 'Q0', location is LC019, type is buried.
Q0       = TFFE( VCC, GLOBAL( CLK),  VCC,  VCC,  VCC);

-- Node name is ':76' = 'Q1' 
-- Equation name is 'Q1', location is LC018, type is buried.
Q1       = TFFE( VCC,  Q0,  VCC,  VCC,  VCC);

-- Node name is 'TEST' 
-- Equation name is 'TEST', location is LC017, type is output.
 TEST    = LCELL( _EQ003 $  VCC);
  _EQ003 =  _LC021 &  P0 & !Q0
         #  _LC020 &  _LC021
         #  P1 & !Q1;

-- Node name is '|74684:3|:67' 
-- Equation name is '_LC020', type is buried 
_LC020   = LCELL( P0 $ !Q0);

-- Node name is '|74684:3|:68' 
-- Equation name is '_LC021', type is buried 
_LC021   = LCELL( P1 $ !Q1);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                   i:\workcpld\tensie\speed\compare-16t.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 5,799K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区二区三区不卡国产欧美| 久久精品亚洲精品国产欧美| 一区二区三区日韩欧美| 91啦中文在线观看| 亚洲激情一二三区| 欧美三级蜜桃2在线观看| 性做久久久久久久免费看| 精品视频一区 二区 三区| 亚洲高清在线视频| 91精品国产高清一区二区三区| 蜜臀久久99精品久久久久久9| 欧美v日韩v国产v| 国产不卡在线播放| 亚洲欧美日韩中文播放| 欧美性极品少妇| 视频一区视频二区中文字幕| 日韩一级视频免费观看在线| 国产91高潮流白浆在线麻豆 | 成人av第一页| 亚洲一区二区偷拍精品| 欧美大片一区二区| 成人av网址在线| 丝袜美腿高跟呻吟高潮一区| 久久久青草青青国产亚洲免观| 99久久99久久精品免费看蜜桃| 亚洲成人激情社区| 久久免费偷拍视频| 欧美色成人综合| 国产精品夜夜嗨| 天天色综合天天| 国产精品久久久久久亚洲毛片| 欧美日韩亚洲另类| 成人免费观看av| 日本人妖一区二区| 成人欧美一区二区三区小说| 91精品国产一区二区三区| 丰满亚洲少妇av| 亚洲国产视频一区| 国产精品成人免费| 精品免费99久久| 91极品美女在线| 成人福利电影精品一区二区在线观看| 日韩精品视频网| 亚洲日本护士毛茸茸| 久久九九全国免费| 欧美一级专区免费大片| 色噜噜狠狠色综合欧洲selulu| 国产美女精品人人做人人爽 | 中文字幕在线观看不卡视频| 91精品国产欧美日韩| 色偷偷88欧美精品久久久| 精品制服美女久久| 日韩成人精品在线观看| 一区二区不卡在线播放| 国产精品乱码一区二区三区软件 | 欧美影院精品一区| av亚洲精华国产精华精| 国产精品综合久久| 日韩成人精品视频| 亚洲一本大道在线| 国产欧美1区2区3区| 精品久久久久久久久久久院品网 | 久久免费电影网| 在线播放国产精品二区一二区四区| 成人免费电影视频| 国产曰批免费观看久久久| 蜜桃av噜噜一区| 日韩国产精品久久久久久亚洲| 亚洲在线观看免费| 一区二区三区中文字幕精品精品 | 日韩美女天天操| 正在播放一区二区| 717成人午夜免费福利电影| 91福利在线免费观看| 一道本成人在线| 在线亚洲免费视频| 欧美性三三影院| 欧美精品自拍偷拍动漫精品| 欧美精品在线观看播放| 51精品国自产在线| 91精品中文字幕一区二区三区| 777午夜精品视频在线播放| 欧美一区二区黄色| 精品国产自在久精品国产| 久久久欧美精品sm网站| 欧美韩国日本不卡| 综合电影一区二区三区| 夜色激情一区二区| 午夜精彩视频在线观看不卡| 日韩国产成人精品| 激情久久五月天| 成人app在线| 欧美性猛片xxxx免费看久爱| 777久久久精品| 国产亚洲一区二区在线观看| 国产精品电影一区二区三区| 亚洲欧美另类久久久精品2019| 亚洲中国最大av网站| 蜜臀av亚洲一区中文字幕| 国产成人免费视频一区| 91色九色蝌蚪| 91麻豆精品91久久久久久清纯| 精品久久久网站| 综合欧美亚洲日本| 日韩成人伦理电影在线观看| 国产麻豆精品视频| 在线精品视频一区二区三四| 欧美一卡2卡三卡4卡5免费| 国产欧美日韩另类一区| 一区二区免费在线| 精品制服美女久久| 色狠狠桃花综合| 精品久久久久久久人人人人传媒| 国产精品国产三级国产普通话蜜臀| 有码一区二区三区| 国产剧情一区在线| 欧美日韩国产综合久久| 日本一区二区三区在线观看| 亚洲成人av在线电影| 国产成人小视频| 3d成人动漫网站| 亚洲精品你懂的| 国产一区美女在线| 精品视频999| 国产欧美日韩不卡免费| 日本sm残虐另类| 日本道在线观看一区二区| 精品国一区二区三区| 亚洲欧美日韩人成在线播放| 免费在线观看一区| 95精品视频在线| 久久久国产综合精品女国产盗摄| 午夜日韩在线电影| 精品日韩一区二区三区免费视频| 亚洲色欲色欲www| 成人精品鲁一区一区二区| 69久久夜色精品国产69蝌蚪网| 91色综合久久久久婷婷| 日韩理论片在线| 久久综合色鬼综合色| 成人免费av网站| 久久久一区二区三区捆绑**| 一区二区三区在线播| 国产精品自拍av| 欧美一区二区播放| 亚洲成人精品影院| 在线亚洲人成电影网站色www| 国产亚洲精品中文字幕| 久久99精品一区二区三区三区| 欧美日韩在线不卡| 亚洲欧美日韩在线| av成人动漫在线观看| 国产精品系列在线| 成人动漫视频在线| 日韩欧美一区二区视频| 日韩二区三区四区| 欧美区视频在线观看| 亚洲综合免费观看高清完整版| 99麻豆久久久国产精品免费| 中文字幕一区二区三区在线不卡 | 亚洲精品少妇30p| 99热精品国产| 中文字幕一区二区三区乱码在线| 国产成人一区二区精品非洲| 久久精品人人做人人爽人人| 国产伦精品一区二区三区免费迷 | 宅男在线国产精品| 麻豆免费看一区二区三区| 欧美一区二区私人影院日本| 日韩国产一二三区| 欧美一级免费大片| 久久99精品久久久久| 欧美精品一区二区三区四区| 国内成+人亚洲+欧美+综合在线| 精品sm在线观看| 国产乱码一区二区三区| 亚洲国产精品成人综合色在线婷婷| 国产高清不卡二三区| 国产精品二三区| 欧美亚男人的天堂| 麻豆精品一区二区av白丝在线| 久久午夜羞羞影院免费观看| 成人免费观看男女羞羞视频| 日韩毛片高清在线播放| 欧美天堂亚洲电影院在线播放| 亚洲一本大道在线| 精品国产乱码91久久久久久网站| 国产成人av一区二区三区在线| 国产精品三级久久久久三级| 一本色道综合亚洲| 日韩成人伦理电影在线观看| 久久一区二区三区国产精品| 成人app在线| 五月激情综合色| 久久久久久久性| 欧美在线一二三| 极品少妇一区二区三区精品视频| 中文字幕欧美区| 欧美猛男男办公室激情| 国产成人精品免费看|