?? sine.map.talkback.xml
字號:
<!--
This XML file (created on Tue Nov 11 23:03:42 2008) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature. To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder. For more information, go
to license.txt.
-->
<talkback>
<ver>5.1</ver>
<schema>quartus_version_5.1_build_176.xsd</schema><license>
<host_id>0000e8ef1a49</host_id>
<nic_id>0000e8ef1a49</nic_id>
<cdrive_id>ace49212</cdrive_id>
</license>
<tool>
<name>Quartus II</name>
<version>5.1</version>
<build>Build 176</build>
<binary_type>32</binary_type>
<module>quartus_map.exe</module>
<edition>Full Version</edition>
<compilation_end_time>Tue Nov 11 23:03:42 2008</compilation_end_time>
</tool>
<machine>
<os>Windows XP</os>
<cpu>
<proc_count>1</proc_count>
<cpu_freq units="MHz">868</cpu_freq>
</cpu>
<ram units="MB">256</ram>
</machine>
<top_file>D:/quartus/myproject/正弦信號發生器/sine</top_file>
<mep_data>
<command_line>quartus_map --read_settings_files=on --write_settings_files=off sine -c sine</command_line>
</mep_data>
<software_data>
<smart_recompile>off</smart_recompile>
</software_data>
<messages>
<info>Info: Quartus II Analysis & Synthesis was successful. 0 errors, 0 warnings</info>
<info>Info: Elapsed time: 00:00:37</info>
<info>Info: Processing ended: Tue Nov 11 23:03:41 2008</info>
<info>Info: Implemented 202 device resources after synthesis - the final resource count might be different</info>
<info>Info: Implemented 8 RAM segments</info>
</messages>
<analysis___synthesis_settings>
<row>
<option>Device</option>
<setting>EP2C35F484C8</setting>
</row>
<row>
<option>Top-level entity name</option>
<setting>sine</setting>
<default_value>sine</default_value>
</row>
<row>
<option>Family name</option>
<setting>Cyclone II</setting>
<default_value>Stratix</default_value>
</row>
<row>
<option>Use smart compilation</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Restructure Multiplexers</option>
<setting>Auto</setting>
<default_value>Auto</default_value>
</row>
<row>
<option>Create Debugging Nodes for IP Cores</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Preserve fewer node names</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Disable OpenCore Plus hardware evaluation</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Verilog Version</option>
<setting>Verilog_2001</setting>
<default_value>Verilog_2001</default_value>
</row>
<row>
<option>VHDL Version</option>
<setting>VHDL93</setting>
<default_value>VHDL93</default_value>
</row>
<row>
<option>State Machine Processing</option>
<setting>Auto</setting>
<default_value>Auto</default_value>
</row>
<row>
<option>Extract Verilog State Machines</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Extract VHDL State Machines</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Add Pass-Through Logic to Inferred RAMs</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>DSP Block Balancing</option>
<setting>Auto</setting>
<default_value>Auto</default_value>
</row>
<row>
<option>Maximum DSP Block Usage</option>
<setting>-1</setting>
<default_value>-1</default_value>
</row>
<row>
<option>NOT Gate Push-Back</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Power-Up Don't Care</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Remove Redundant Logic Cells</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Remove Duplicate Registers</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Ignore CARRY Buffers</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Ignore CASCADE Buffers</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Ignore GLOBAL Buffers</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Ignore ROW GLOBAL Buffers</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Ignore LCELL Buffers</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Ignore SOFT Buffers</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Limit AHDL Integers to 32 Bits</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Optimization Technique -- Cyclone II</option>
<setting>Balanced</setting>
<default_value>Balanced</default_value>
</row>
<row>
<option>Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II/Cyclone II</option>
<setting>70</setting>
<default_value>70</default_value>
</row>
<row>
<option>Auto Carry Chains</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Auto Open-Drain Pins</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Remove Duplicate Logic</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Perform WYSIWYG Primitive Resynthesis</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Perform gate-level register retiming</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Allow register retiming to trade off Tsu/Tco with Fmax</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Auto ROM Replacement</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Auto RAM Replacement</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Auto Shift Register Replacement</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Auto Clock Enable Replacement</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Allow Synchronous Control Signals</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Force Use of Synchronous Clear Signals</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Auto Resource Sharing</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Allow Any RAM Size For Recognition</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Allow Any ROM Size For Recognition</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Allow Any Shift Register Size For Recognition</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Maximum Number of M4K Memory Blocks</option>
<setting>-1</setting>
<default_value>-1</default_value>
</row>
<row>
<option>Ignore translate_off and translate_on Synthesis Directives</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Show Parameter Settings Tables in Synthesis Report</option>
<setting>On</setting>
<default_value>On</default_value>
</row>
<row>
<option>Ignore Maximum Fan-Out Assignments</option>
<setting>Off</setting>
<default_value>Off</default_value>
</row>
<row>
<option>Retiming Meta-Stability Register Sequence Length</option>
<setting>2</setting>
<default_value>2</default_value>
</row>
<row>
<option>PowerPlay Power Optimization</option>
<setting>Normal compilation</setting>
<default_value>Normal compilation</default_value>
</row>
<row>
<option>HDL message level</option>
<setting>Level2</setting>
<default_value>Level2</default_value>
</row>
</analysis___synthesis_settings>
<general_register_statistics>
<row>
<statistic>Total registers</statistic>
<value>109</value>
</row>
<row>
<statistic>Number of registers using Synchronous Clear</statistic>
<value>23</value>
</row>
<row>
<statistic>Number of registers using Synchronous Load</statistic>
<value>6</value>
</row>
<row>
<statistic>Number of registers using Asynchronous Clear</statistic>
<value>54</value>
</row>
<row>
<statistic>Number of registers using Asynchronous Load</statistic>
<value>0</value>
</row>
<row>
<statistic>Number of registers using Clock Enable</statistic>
<value>64</value>
</row>
<row>
<statistic>Number of registers using Preset</statistic>
<value>0</value>
</row>
</general_register_statistics>
<in_system_memory_content_editor_settings>
<row>
<instance_index>0</instance_index>
<instance_id>rom1</instance_id>
<width>8</width>
<depth>64</depth>
<mode>Read/Write</mode>
<hierarchy_location>rom1:u1|altsyncram:altsyncram_component|altsyncram_4d51:auto_generated</hierarchy_location>
</row>
</in_system_memory_content_editor_settings>
<ip_cores>
<ip type="ampp">
<corename>sld_mod_ram_rom.vhd</corename>
<vendor_id>6AF7</vendor_id>
<product_id>BCEC</product_id>
<pof>on</pof>
<to>on</to>
<edo_vho_vo>on</edo_vho_vo>
<source_view>off</source_view>
</ip>
<ip type="ampp">
<corename>sld_rom_sr.vhd</corename>
<vendor_id>6AF7</vendor_id>
<product_id>BCE1</product_id>
<pof>on</pof>
<to>on</to>
<edo_vho_vo>on</edo_vho_vo>
<source_view>off</source_view>
</ip>
<ip type="ampp">
<corename>sld_hub.vhd</corename>
<vendor_id>6AF7</vendor_id>
<product_id>BCE1</product_id>
<pof>on</pof>
<to>on</to>
<edo_vho_vo>on</edo_vho_vo>
<source_view>off</source_view>
</ip>
<ip type="ampp">
<corename>sld_dffex.vhd</corename>
<vendor_id>6AF7</vendor_id>
<product_id>BCE1</product_id>
<pof>on</pof>
<to>on</to>
<edo_vho_vo>on</edo_vho_vo>
<source_view>off</source_view>
</ip>
</ip_cores>
<compilation_summary>
<flow_status>Successful - Tue Nov 11 23:03:42 2008</flow_status>
<quartus_ii_version>5.1 Build 176 10/26/2005 SJ Full Version</quartus_ii_version>
<revision_name>sine</revision_name>
<top_level_entity_name>sine</top_level_entity_name>
<family>Cyclone II</family>
<device>EP2C35F484C8</device>
<timing_models>Preliminary</timing_models>
<met_timing_requirements>N/A</met_timing_requirements>
<total_combinational_functions>160</total_combinational_functions>
<total_registers>109</total_registers>
<total_pins>13</total_pins>
<total_virtual_pins>0</total_virtual_pins>
<total_memory_bits>512</total_memory_bits>
<embedded_multiplier_9_bit_elements>0</embedded_multiplier_9_bit_elements>
<total_plls>0</total_plls>
</compilation_summary>
<compile_id>D3D318C9</compile_id>
</talkback>
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -