亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sine.map.talkback.xml

?? 原創:采用VHDL語言編寫的正弦信號發生器。rom采用quartus自帶的lpm生成
?? XML
字號:

<!--
This XML file (created on Tue Nov 11 23:03:42 2008) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to license.txt.
-->
<talkback>
<ver>5.1</ver>
<schema>quartus_version_5.1_build_176.xsd</schema><license>
	<host_id>0000e8ef1a49</host_id>
	<nic_id>0000e8ef1a49</nic_id>
	<cdrive_id>ace49212</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>5.1</version>
	<build>Build 176</build>
	<binary_type>32</binary_type>
	<module>quartus_map.exe</module>
	<edition>Full Version</edition>
	<compilation_end_time>Tue Nov 11 23:03:42 2008</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>1</proc_count>
		<cpu_freq units="MHz">868</cpu_freq>
	</cpu>
	<ram units="MB">256</ram>
</machine>
<top_file>D:/quartus/myproject/正弦信號發生器/sine</top_file>
<mep_data>
	<command_line>quartus_map --read_settings_files=on --write_settings_files=off sine -c sine</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<messages>
	<info>Info: Quartus II Analysis &amp; Synthesis was successful. 0 errors, 0 warnings</info>
	<info>Info: Elapsed time: 00:00:37</info>
	<info>Info: Processing ended: Tue Nov 11 23:03:41 2008</info>
	<info>Info: Implemented 202 device resources after synthesis - the final resource count might be different</info>
	<info>Info: Implemented 8 RAM segments</info>
</messages>
<analysis___synthesis_settings>
	<row>
		<option>Device</option>
		<setting>EP2C35F484C8</setting>
	</row>
	<row>
		<option>Top-level entity name</option>
		<setting>sine</setting>
		<default_value>sine</default_value>
	</row>
	<row>
		<option>Family name</option>
		<setting>Cyclone II</setting>
		<default_value>Stratix</default_value>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Restructure Multiplexers</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Create Debugging Nodes for IP Cores</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Preserve fewer node names</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Disable OpenCore Plus hardware evaluation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Verilog Version</option>
		<setting>Verilog_2001</setting>
		<default_value>Verilog_2001</default_value>
	</row>
	<row>
		<option>VHDL Version</option>
		<setting>VHDL93</setting>
		<default_value>VHDL93</default_value>
	</row>
	<row>
		<option>State Machine Processing</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Extract Verilog State Machines</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Extract VHDL State Machines</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Add Pass-Through Logic to Inferred RAMs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>DSP Block Balancing</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Maximum DSP Block Usage</option>
		<setting>-1</setting>
		<default_value>-1</default_value>
	</row>
	<row>
		<option>NOT Gate Push-Back</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Power-Up Don&apos;t Care</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Remove Redundant Logic Cells</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Remove Duplicate Registers</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Ignore CARRY Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore CASCADE Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore GLOBAL Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore ROW GLOBAL Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore LCELL Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore SOFT Buffers</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit AHDL Integers to 32 Bits</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Optimization Technique -- Cyclone II</option>
		<setting>Balanced</setting>
		<default_value>Balanced</default_value>
	</row>
	<row>
		<option>Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II/Cyclone II</option>
		<setting>70</setting>
		<default_value>70</default_value>
	</row>
	<row>
		<option>Auto Carry Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Open-Drain Pins</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Remove Duplicate Logic</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Perform WYSIWYG Primitive Resynthesis</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform gate-level register retiming</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Allow register retiming to trade off Tsu/Tco with Fmax</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto ROM Replacement</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto RAM Replacement</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Shift Register Replacement</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Clock Enable Replacement</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Allow Synchronous Control Signals</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Force Use of Synchronous Clear Signals</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Resource Sharing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Allow Any RAM Size For Recognition</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Allow Any ROM Size For Recognition</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Allow Any Shift Register Size For Recognition</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Maximum Number of M4K Memory Blocks</option>
		<setting>-1</setting>
		<default_value>-1</default_value>
	</row>
	<row>
		<option>Ignore translate_off and translate_on Synthesis Directives</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Show Parameter Settings Tables in Synthesis Report</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Ignore Maximum Fan-Out Assignments</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Retiming Meta-Stability Register Sequence Length</option>
		<setting>2</setting>
		<default_value>2</default_value>
	</row>
	<row>
		<option>PowerPlay Power Optimization</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>HDL message level</option>
		<setting>Level2</setting>
		<default_value>Level2</default_value>
	</row>
</analysis___synthesis_settings>
<general_register_statistics>
	<row>
		<statistic>Total registers</statistic>
		<value>109</value>
	</row>
	<row>
		<statistic>Number of registers using Synchronous Clear</statistic>
		<value>23</value>
	</row>
	<row>
		<statistic>Number of registers using Synchronous Load</statistic>
		<value>6</value>
	</row>
	<row>
		<statistic>Number of registers using Asynchronous Clear</statistic>
		<value>54</value>
	</row>
	<row>
		<statistic>Number of registers using Asynchronous Load</statistic>
		<value>0</value>
	</row>
	<row>
		<statistic>Number of registers using Clock Enable</statistic>
		<value>64</value>
	</row>
	<row>
		<statistic>Number of registers using Preset</statistic>
		<value>0</value>
	</row>
</general_register_statistics>
<in_system_memory_content_editor_settings>
	<row>
		<instance_index>0</instance_index>
		<instance_id>rom1</instance_id>
		<width>8</width>
		<depth>64</depth>
		<mode>Read/Write</mode>
		<hierarchy_location>rom1:u1|altsyncram:altsyncram_component|altsyncram_4d51:auto_generated</hierarchy_location>
	</row>
</in_system_memory_content_editor_settings>
<ip_cores>
	<ip type="ampp">
			<corename>sld_mod_ram_rom.vhd</corename>
		<vendor_id>6AF7</vendor_id>
		<product_id>BCEC</product_id>
		<pof>on</pof>
		<to>on</to>
		<edo_vho_vo>on</edo_vho_vo>
		<source_view>off</source_view>
	</ip>
	<ip type="ampp">
			<corename>sld_rom_sr.vhd</corename>
		<vendor_id>6AF7</vendor_id>
		<product_id>BCE1</product_id>
		<pof>on</pof>
		<to>on</to>
		<edo_vho_vo>on</edo_vho_vo>
		<source_view>off</source_view>
	</ip>
	<ip type="ampp">
			<corename>sld_hub.vhd</corename>
		<vendor_id>6AF7</vendor_id>
		<product_id>BCE1</product_id>
		<pof>on</pof>
		<to>on</to>
		<edo_vho_vo>on</edo_vho_vo>
		<source_view>off</source_view>
	</ip>
	<ip type="ampp">
			<corename>sld_dffex.vhd</corename>
		<vendor_id>6AF7</vendor_id>
		<product_id>BCE1</product_id>
		<pof>on</pof>
		<to>on</to>
		<edo_vho_vo>on</edo_vho_vo>
		<source_view>off</source_view>
	</ip>
</ip_cores>
<compilation_summary>
	<flow_status>Successful - Tue Nov 11 23:03:42 2008</flow_status>
	<quartus_ii_version>5.1 Build 176 10/26/2005 SJ Full Version</quartus_ii_version>
	<revision_name>sine</revision_name>
	<top_level_entity_name>sine</top_level_entity_name>
	<family>Cyclone II</family>
	<device>EP2C35F484C8</device>
	<timing_models>Preliminary</timing_models>
	<met_timing_requirements>N/A</met_timing_requirements>
	<total_combinational_functions>160</total_combinational_functions>
	<total_registers>109</total_registers>
	<total_pins>13</total_pins>
	<total_virtual_pins>0</total_virtual_pins>
	<total_memory_bits>512</total_memory_bits>
	<embedded_multiplier_9_bit_elements>0</embedded_multiplier_9_bit_elements>
	<total_plls>0</total_plls>
</compilation_summary>
<compile_id>D3D318C9</compile_id>
</talkback>

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文av一区二区| 国产精品久久久久aaaa樱花 | 欧美乱妇20p| 在线看日韩精品电影| 色综合中文综合网| 国产91丝袜在线18| 国产xxx精品视频大全| 国产成人精品亚洲午夜麻豆| 国产成人免费视频一区| 成人黄色av网站在线| 97成人超碰视| 欧美精品自拍偷拍| 精品久久久影院| 中文字幕乱码亚洲精品一区| 1000精品久久久久久久久| 亚洲三级在线观看| 三级一区在线视频先锋| 国产一二精品视频| 成人av电影观看| 欧美日韩一级视频| 精品国产成人在线影院| 国产精品午夜免费| 亚洲高清不卡在线观看| 极品美女销魂一区二区三区| 成人免费不卡视频| 欧美中文字幕一区二区三区亚洲| 欧美日韩精品欧美日韩精品一 | 精品视频免费在线| 欧美大白屁股肥臀xxxxxx| 久久久亚洲午夜电影| 亚洲日本中文字幕区| 日本不卡高清视频| 成人av免费在线播放| 欧美日韩久久久| 久久久久国产免费免费| 亚洲午夜羞羞片| 成人性生交大片免费看视频在线| 欧美日韩亚洲综合在线| 日本一区二区动态图| 日韩精品电影一区亚洲| 91免费视频观看| 国产亚洲午夜高清国产拍精品| 玉足女爽爽91| 成人国产亚洲欧美成人综合网| 91精品国产乱码| 亚洲老妇xxxxxx| 丁香婷婷深情五月亚洲| 91精品国产免费| 亚洲高清中文字幕| 94-欧美-setu| 欧美高清在线精品一区| 麻豆91小视频| 欧美日韩精品欧美日韩精品一综合| 久久久午夜精品理论片中文字幕| 肉肉av福利一精品导航| 一本色道a无线码一区v| 中文字幕一区在线观看视频| 国产成人在线网站| 久久精品视频一区二区三区| 日韩高清欧美激情| 欧美亚洲一区二区三区四区| 中文字幕日韩欧美一区二区三区| 激情综合网最新| 欧美一区二区私人影院日本| 亚洲第一av色| 欧美三级午夜理伦三级中视频| 国产精品青草综合久久久久99| 国产成人在线视频网站| 久久久国产精品午夜一区ai换脸| 精品午夜久久福利影院| 欧美mv和日韩mv的网站| 久久国产精品第一页| 欧美成人一级视频| 国产乱国产乱300精品| 26uuu国产一区二区三区| 国产在线精品一区二区三区不卡 | 久久精品亚洲乱码伦伦中文| 久久精品国产一区二区| 日韩欧美中文字幕精品| 蜜桃av一区二区| 精品国产乱子伦一区| 狠狠色丁香婷综合久久| 欧美精品一区二区三区蜜桃| 国产麻豆精品在线| 国产精品美女一区二区| 97久久人人超碰| 亚洲愉拍自拍另类高清精品| 欧美日韩三级一区二区| 日本不卡1234视频| 国产亚洲综合在线| 91在线小视频| 日本v片在线高清不卡在线观看| 欧美一区二区三区喷汁尤物| 精品亚洲成av人在线观看| 国产亚洲欧美日韩日本| 色婷婷久久99综合精品jk白丝| 亚洲高清久久久| 久久婷婷成人综合色| 成av人片一区二区| 日韩综合一区二区| 久久综合九色综合欧美就去吻 | 亚洲人xxxx| 69p69国产精品| 国产电影一区二区三区| 伊人开心综合网| 日韩免费高清av| av不卡免费电影| 美女一区二区视频| 亚洲色图一区二区| 精品盗摄一区二区三区| 91色乱码一区二区三区| 蜜臀av性久久久久av蜜臀妖精 | 亚洲精品免费电影| 日韩欧美一级片| 99v久久综合狠狠综合久久| 日日欢夜夜爽一区| 亚洲激情图片一区| www国产亚洲精品久久麻豆| 欧美性受xxxx黑人xyx性爽| 国产米奇在线777精品观看| 亚洲国产视频网站| 国产精品视频一二| 欧美成人精品1314www| 欧美主播一区二区三区| 成人美女视频在线观看18| 日日骚欧美日韩| 一个色在线综合| 中文字幕中文在线不卡住| 欧美xxxx老人做受| 欧美一区二区三区爱爱| 日本韩国欧美国产| 成人av在线资源网| 国产一级精品在线| 亚洲va中文字幕| 亚洲自拍另类综合| 一区二区三区在线影院| 国产视频一区不卡| 国产日韩欧美高清在线| 精品国精品国产| 欧美高清视频一二三区 | 欧美激情资源网| 国产无一区二区| 中文字幕制服丝袜一区二区三区| 久久综合一区二区| 欧美一区二视频| 制服丝袜激情欧洲亚洲| 色美美综合视频| 99国产精品久| 91浏览器在线视频| 91在线观看一区二区| 国产很黄免费观看久久| 国产自产高清不卡| 国产精品中文字幕欧美| 国产在线视频精品一区| 国产精品资源在线看| 国产馆精品极品| thepron国产精品| 99免费精品在线观看| 91在线观看下载| 欧美系列日韩一区| 欧美另类变人与禽xxxxx| 91精品免费在线| 精品国产欧美一区二区| www激情久久| 日韩一区在线看| 香蕉久久一区二区不卡无毒影院 | 成人av网站在线观看免费| 成人ar影院免费观看视频| 91免费国产在线| 欧美日韩亚洲另类| 日韩精品一区二区三区在线| 久久免费看少妇高潮| 中文字幕va一区二区三区| 亚洲欧美日韩国产手机在线| 亚洲国产视频在线| 精品亚洲欧美一区| 99riav一区二区三区| 欧美精品免费视频| 久久美女高清视频| 亚洲激情五月婷婷| 久久精品国产亚洲a| 成人免费视频网站在线观看| 色综合视频一区二区三区高清| 7878成人国产在线观看| 国产午夜三级一区二区三| 亚洲男人的天堂在线aⅴ视频| 日韩高清不卡在线| 国产91高潮流白浆在线麻豆 | 国产拍揄自揄精品视频麻豆| 一区二区三区在线观看网站| 蜜臀久久久久久久| 成人黄色在线网站| 日韩一区二区三区精品视频| 国产精品久久久久国产精品日日| 日日骚欧美日韩| 91网站视频在线观看| 精品国产免费人成电影在线观看四季 | 在线电影一区二区三区| 国产精品久久久久久亚洲伦| 日韩精品一区第一页|