亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt10.rpt

?? 這是消除毛刺十進制計數器的源程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                              d:\vhdl編程\cnt10_p\cnt10.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/08/2008 17:57:04

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT10


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt10     EP1K10TC100-1    3      4      0    0         0  %    8        1  %

User Pins:                 3      4      0  



Project Information                              d:\vhdl編程\cnt10_p\cnt10.rpt

** FILE HIERARCHY **



|lpm_add_sub:73|
|lpm_add_sub:73|addcore:adder|
|lpm_add_sub:73|altshift:result_ext_latency_ffs|
|lpm_add_sub:73|altshift:carry_ext_latency_ffs|
|lpm_add_sub:73|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                     d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10

***** Logic for device 'cnt10' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C   C     E E E E V E E E E E E D  
                # R R R R   R R C   L     R R R R C R R R R R R A  
                T V V V V G V V I G O G G V V V V C V V V V V V T  
                C E E E E N E E N N C N N E E E E I E E E E E E A  
                K D D D D D D D T D K D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
     QOUT3 | 13                   EP1K10TC100-1                    63 | RESERVED 
     QOUT0 | 14                                                    62 | RESERVED 
     QOUT1 | 15                                                    61 | RESERVED 
     QOUT2 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V C C G G G R V R R R R R R  
                E E E E E E E E E C N C L L N N N E C E E E E E E  
                S S S S S S S S S C D C R K D D D S C S S S S S S  
                E E E E E E E E E I   _       _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                     d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B16      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    2/2    1/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             4/60     (  6%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 2.00/4    ( 50%)
Total fan-in:                                  16/2304    (  0%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      4
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        8
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0      8/0  



Device-Specific Information:                     d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  CLK
  90      -     -    -    --      INPUT  G          ^    0    0    0    0  CLOCK
  38      -     -    -    --      INPUT  G          ^    0    0    0    0  CLR


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                     d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  14      -     -    B    --     OUTPUT                 0    1    0    0  QOUT0
  15      -     -    B    --     OUTPUT                 0    1    0    0  QOUT1
  16      -     -    B    --     OUTPUT                 0    1    0    0  QOUT2
  13      -     -    B    --     OUTPUT                 0    1    0    0  QOUT3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区高清视频在线观看| 中文字幕乱码日本亚洲一区二区| 国产在线看一区| 亚洲色欲色欲www| 日韩精品一区二区在线观看| 色综合激情久久| 国产精品亚洲综合一区在线观看| 午夜精品久久久久久久蜜桃app| 国产欧美日韩激情| 欧美一级夜夜爽| 欧美视频中文字幕| 91捆绑美女网站| 国产福利精品导航| 久久99日本精品| 亚洲夂夂婷婷色拍ww47| 国产精品毛片久久久久久| 日韩美女视频在线| 欧美一区二区精品| 欧美日韩国产高清一区二区三区| 91在线高清观看| 国产 日韩 欧美大片| 精品制服美女丁香| 蜜臀a∨国产成人精品| 亚洲国产wwwccc36天堂| 一区二区三区四区视频精品免费 | 国产调教视频一区| 精品少妇一区二区三区免费观看| 欧美性视频一区二区三区| 99在线精品一区二区三区| 成人激情图片网| 成人午夜在线免费| 国产91精品一区二区| 国产成人av电影在线播放| 国产专区欧美精品| 久久99久久99精品免视看婷婷 | 国产精品伦理一区二区| 国产欧美综合在线| 国产色婷婷亚洲99精品小说| 国产午夜精品在线观看| 国产日韩成人精品| 欧美激情一区二区三区| 欧美国产日韩精品免费观看| 国产精品视频你懂的| 国产精品午夜在线观看| 国产精品欧美一级免费| 国产精品久久久久四虎| 亚洲欧美日韩国产另类专区| 亚洲视频一二区| 一区二区三区四区不卡在线 | 国产精一区二区三区| 国产一区二区在线看| 国产麻豆成人传媒免费观看| 国产成人精品综合在线观看 | 成人国产精品免费网站| www.视频一区| 欧美在线播放高清精品| 欧美日韩精品一区视频| 91精品国产91综合久久蜜臀| 日韩欧美电影一区| 国产日本一区二区| 亚洲欧美一区二区三区极速播放| 一区二区三区欧美视频| 午夜婷婷国产麻豆精品| 黄页网站大全一区二区| 成人激情电影免费在线观看| 91麻豆国产福利在线观看| 欧美日韩mp4| 久久精品亚洲国产奇米99| 亚洲视频每日更新| 五月激情综合婷婷| 国产精品77777竹菊影视小说| 96av麻豆蜜桃一区二区| 欧美久久久久久久久| 久久久久久久综合色一本| 国产精品无圣光一区二区| 亚洲成在人线在线播放| 国产在线观看一区二区| 色婷婷久久久亚洲一区二区三区| 91精品国产综合久久久久| 国产精品色噜噜| 午夜视频一区二区三区| 粉嫩一区二区三区在线看 | 欧美国产一区视频在线观看| 一区二区三区蜜桃| 韩国女主播一区| 欧洲日韩一区二区三区| 精品精品国产高清a毛片牛牛| 日韩一区日韩二区| 蜜臀91精品一区二区三区| 99精品偷自拍| 精品免费99久久| 亚洲曰韩产成在线| 国产精品88av| 欧美一级夜夜爽| 亚洲精品伦理在线| 国产成人综合网站| 制服丝袜成人动漫| 一区二区三区精品在线观看| 国产成人自拍在线| 欧美电影免费观看高清完整版在线| ...av二区三区久久精品| 久草这里只有精品视频| 欧美日韩中文字幕一区二区| 国产精品成人一区二区艾草| 麻豆精品新av中文字幕| 欧美日韩在线播放一区| 国产精品传媒在线| 国产成人在线看| 欧美成人性战久久| 日韩不卡手机在线v区| 色偷偷成人一区二区三区91| 欧美国产精品一区二区三区| 久久国产人妖系列| 欧美日本国产一区| 亚洲午夜国产一区99re久久| av一区二区三区| 国产亚洲女人久久久久毛片| 麻豆传媒一区二区三区| 91精品国产综合久久福利软件 | 欧美三级电影网| 亚洲视频一二三区| 99久久国产免费看| 国产日韩精品一区| 福利一区二区在线| 国产丝袜欧美中文另类| 国产一区二区三区香蕉| 日韩区在线观看| 男女性色大片免费观看一区二区 | 中文在线一区二区| 国产麻豆欧美日韩一区| 精品成人一区二区| 国产在线精品免费| 久久久久久久久久久久久久久99 | 懂色一区二区三区免费观看| 久久影院午夜论| 国产一二三精品| 天天影视涩香欲综合网| 在线观看91视频| 亚洲成人一区在线| 91精品啪在线观看国产60岁| 天天操天天色综合| 欧美精品久久久久久久多人混战| 午夜精品福利视频网站| 欧美精品一级二级| 另类专区欧美蜜桃臀第一页| 精品精品国产高清一毛片一天堂| 国产一区二区不卡| 亚洲国产精品ⅴa在线观看| 97se亚洲国产综合自在线不卡| 一区二区三区在线观看视频| 欧美性猛交xxxx黑人交| 日韩经典中文字幕一区| 欧美成人伊人久久综合网| 国产精品一区二区视频| 中文字幕制服丝袜一区二区三区 | 91毛片在线观看| 一区二区三区精密机械公司| 欧美日本韩国一区二区三区视频| 蜜臀久久久99精品久久久久久| 精品福利在线导航| 成人免费av资源| 亚洲h动漫在线| 欧美大尺度电影在线| 成人网男人的天堂| 一区2区3区在线看| 欧美大片一区二区三区| 成人免费视频一区二区| 亚洲激情第一区| 日韩欧美国产系列| 99re热视频这里只精品| 同产精品九九九| 国产视频一区二区在线| 欧美视频中文字幕| 国产裸体歌舞团一区二区| 亚洲精品国产品国语在线app| 91精品国产免费| 不卡一区二区在线| 日韩国产在线一| 国产精品三级久久久久三级| 欧美久久久久久蜜桃| 粗大黑人巨茎大战欧美成人| 亚洲国产一区二区视频| 久久九九全国免费| 欧洲中文字幕精品| 成人亚洲精品久久久久软件| 爽爽淫人综合网网站| 国产欧美日韩一区二区三区在线观看| 色综合久久中文字幕| 久久精品99国产精品| 亚洲免费看黄网站| 久久久99精品久久| 欧美一区二区三区四区视频| av电影天堂一区二区在线| 美女一区二区视频| 一区二区不卡在线视频 午夜欧美不卡在| 久久亚洲捆绑美女| 欧美一级精品在线| 欧洲人成人精品| 97超碰欧美中文字幕| 国产黄色精品视频|