?? cnt10.rpt
字號:
& = Uses single-pin Output Enable
Device-Specific Information: d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10
** BURIED LOGIC **
Fan-In Fan-Out
IOC LC EC Row Col Primitive Code INP FBK OUT FBK Name
- 1 - B 16 DFFE + 0 1 1 0 :4
- 7 - B 16 DFFE + 0 1 1 0 :6
- 8 - B 16 DFFE + 0 1 1 0 :8
- 3 - B 16 DFFE + 0 1 1 0 :10
- 6 - B 16 DFFE + 0 3 0 2 Q3 (:12)
- 5 - B 16 DFFE + 0 2 0 3 Q2 (:13)
- 4 - B 16 DFFE + 0 3 0 3 Q1 (:14)
- 2 - B 16 DFFE + 0 0 0 4 Q0 (:15)
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register
Device-Specific Information: d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10
** FASTTRACK INTERCONNECT UTILIZATION **
Row FastTrack Interconnect:
Global Left Half- Right Half-
FastTrack FastTrack FastTrack
Row Interconnect Interconnect Interconnect Input Pins Output Pins Bidir Pins
A: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
B: 1/ 96( 1%) 0/ 48( 0%) 3/ 48( 6%) 0/16( 0%) 4/16( 25%) 0/16( 0%)
C: 0/ 96( 0%) 0/ 48( 0%) 0/ 48( 0%) 0/16( 0%) 0/16( 0%) 0/16( 0%)
Column FastTrack Interconnect:
FastTrack
Column Interconnect Input Pins Output Pins Bidir Pins
01: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
02: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
03: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
04: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
05: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
06: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
07: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
08: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
09: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
10: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
11: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
12: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
13: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
14: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
15: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
16: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
17: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
18: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
19: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
20: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
21: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
22: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
23: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
24: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
EA: 0/24( 0%) 0/4( 0%) 0/4( 0%) 0/4( 0%)
Device-Specific Information: d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10
** CLOCK SIGNALS **
Type Fan-out Name
INPUT 4 CLK
INPUT 4 CLOCK
Device-Specific Information: d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10
** CLEAR SIGNALS **
Type Fan-out Name
INPUT 4 CLR
Device-Specific Information: d:\vhdl編程\cnt10_p\cnt10.rpt
cnt10
** EQUATIONS **
CLK : INPUT;
CLOCK : INPUT;
CLR : INPUT;
-- Node name is 'QOUT0'
-- Equation name is 'QOUT0', type is output
QOUT0 = _LC3_B16;
-- Node name is 'QOUT1'
-- Equation name is 'QOUT1', type is output
QOUT1 = _LC8_B16;
-- Node name is 'QOUT2'
-- Equation name is 'QOUT2', type is output
QOUT2 = _LC7_B16;
-- Node name is 'QOUT3'
-- Equation name is 'QOUT3', type is output
QOUT3 = _LC1_B16;
-- Node name is ':15' = 'Q0'
-- Equation name is 'Q0', location is LC2_B16, type is buried.
Q0 = DFFE(!Q0, GLOBAL( CLK), GLOBAL(!CLR), VCC, VCC);
-- Node name is ':14' = 'Q1'
-- Equation name is 'Q1', location is LC4_B16, type is buried.
Q1 = DFFE( _EQ001, GLOBAL( CLK), GLOBAL(!CLR), VCC, VCC);
_EQ001 = !Q0 & Q1
# Q0 & !Q1 & !Q3
# Q0 & !Q1 & Q2;
-- Node name is ':13' = 'Q2'
-- Equation name is 'Q2', location is LC5_B16, type is buried.
Q2 = DFFE( _EQ002, GLOBAL( CLK), GLOBAL(!CLR), VCC, VCC);
_EQ002 = !Q1 & Q2
# !Q0 & Q2
# Q0 & Q1 & !Q2;
-- Node name is ':12' = 'Q3'
-- Equation name is 'Q3', location is LC6_B16, type is buried.
Q3 = DFFE( _EQ003, GLOBAL( CLK), GLOBAL(!CLR), VCC, VCC);
_EQ003 = Q0 & Q1 & Q2 & !Q3
# !Q0 & Q3
# !Q1 & Q2 & Q3
# Q1 & !Q2 & Q3;
-- Node name is ':4'
-- Equation name is '_LC1_B16', type is buried
_LC1_B16 = DFFE( Q3, GLOBAL( CLOCK), VCC, VCC, VCC);
-- Node name is ':6'
-- Equation name is '_LC7_B16', type is buried
_LC7_B16 = DFFE( Q2, GLOBAL( CLOCK), VCC, VCC, VCC);
-- Node name is ':8'
-- Equation name is '_LC8_B16', type is buried
_LC8_B16 = DFFE( Q1, GLOBAL( CLOCK), VCC, VCC, VCC);
-- Node name is ':10'
-- Equation name is '_LC3_B16', type is buried
_LC3_B16 = DFFE( Q0, GLOBAL( CLOCK), VCC, VCC, VCC);
Project Information d:\vhdl編程\cnt10_p\cnt10.rpt
** COMPILATION SETTINGS & TIMES **
Processing Menu Commands
------------------------
Design Doctor = off
Logic Synthesis:
Synthesis Type Used = Multi-Level
Default Synthesis Style = NORMAL
Logic option settings in 'NORMAL' style for 'ACEX1K' family
CARRY_CHAIN = ignore
CARRY_CHAIN_LENGTH = 32
CASCADE_CHAIN = ignore
CASCADE_CHAIN_LENGTH = 2
DECOMPOSE_GATES = on
DUPLICATE_LOGIC_EXTRACTION = on
MINIMIZATION = full
MULTI_LEVEL_FACTORING = on
NOT_GATE_PUSH_BACK = on
REDUCE_LOGIC = on
REFACTORIZATION = on
REGISTER_OPTIMIZATION = on
RESYNTHESIZE_NETWORK = on
SLOW_SLEW_RATE = off
SUBFACTOR_EXTRACTION = on
IGNORE_SOFT_BUFFERS = on
USE_LPM_FOR_AHDL_OPERATORS = off
Other logic synthesis settings:
Automatic Global Clock = on
Automatic Global Clear = on
Automatic Global Preset = on
Automatic Global Output Enable = on
Automatic Fast I/O = off
Automatic Register Packing = off
Automatic Open-Drain Pins = on
Automatic Implement in EAB = off
Optimize = 5
Default Timing Specifications: None
Cut All Bidir Feedback Timing Paths = on
Cut All Clear & Preset Timing Paths = on
Ignore Timing Assignments = off
Functional SNF Extractor = off
Linked SNF Extractor = off
Timing SNF Extractor = on
Optimize Timing SNF = off
Generate AHDL TDO File = off
Fitter Settings = NORMAL
Use Quartus Fitter = on
Smart Recompile = off
Total Recompile = off
Interfaces Menu Commands
------------------------
EDIF Netlist Writer = off
Verilog Netlist Writer = off
VHDL Netlist Writer = off
Compilation Times
-----------------
Compiler Netlist Extractor 00:00:00
Database Builder 00:00:00
Logic Synthesizer 00:00:01
Partitioner 00:00:00
Fitter 00:00:00
Timing SNF Extractor 00:00:00
Assembler 00:00:00
-------------------------- --------
Total Time 00:00:01
Memory Allocated
-----------------
Peak memory allocated during compilation = 15,718K
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -