亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt10.rpt

?? 這是同步十進制計數器的源程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                              d:\vhdl編程\cnt10_t\cnt10.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 11/08/2008 18:34:54

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT10


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt10     EP1K10TC100-1    2      4      0    0         0  %    7        1  %

User Pins:                 2      4      0  



Project Information                              d:\vhdl編程\cnt10_t\cnt10.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'CLOCK'


Project Information                              d:\vhdl編程\cnt10_t\cnt10.rpt

** FILE HIERARCHY **



|lpm_add_sub:69|
|lpm_add_sub:69|addcore:adder|
|lpm_add_sub:69|altshift:result_ext_latency_ffs|
|lpm_add_sub:69|altshift:carry_ext_latency_ffs|
|lpm_add_sub:69|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                     d:\vhdl編程\cnt10_t\cnt10.rpt
cnt10

***** Logic for device 'cnt10' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | QOUT3 
  RESERVED | 19                                                    57 | QOUT2 
  RESERVED | 20                                                    56 | QOUT1 
  RESERVED | 21                                                    55 | QOUT0 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V C C G G G R V R R R R R R  
                E E E E E E E E E C N C L L N N N E C E E E E E E  
                S S S S S S S S S C D C R K D D D S C S S S S S S  
                E E E E E E E E E I   _       _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                     d:\vhdl編程\cnt10_t\cnt10.rpt
cnt10

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C5       7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             4/60     (  6%)
Total logic cells used:                          7/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.00/4    ( 75%)
Total fan-in:                                  21/2304    (  0%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      4
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      7
Total flipflops required:                        4
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         2/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      7/0  

Total:   0   0   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      7/0  



Device-Specific Information:                     d:\vhdl編程\cnt10_t\cnt10.rpt
cnt10

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  CLK
  38      -     -    -    --      INPUT             ^    0    0    0    2  CLR


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                     d:\vhdl編程\cnt10_t\cnt10.rpt
cnt10

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    C    --     OUTPUT                 0    1    0    0  QOUT0
  56      -     -    C    --     OUTPUT                 0    1    0    0  QOUT1
  57      -     -    C    --     OUTPUT                 0    1    0    0  QOUT2
  58      -     -    C    --     OUTPUT                 0    1    0    0  QOUT3


Code:

s = Synthesized pin or logic cell

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产成人porn| 欧美色图片你懂的| 国产精品午夜在线| 欧美午夜精品久久久久久孕妇| 亚洲一二三四区不卡| 精品国产污网站| 99久久综合狠狠综合久久| 亚洲欧美日韩国产综合在线 | 国产精选一区二区三区| 亚洲六月丁香色婷婷综合久久| 欧美日韩亚洲不卡| 成人v精品蜜桃久久一区| 日本不卡一二三| 一区二区三区在线看| 欧美精品一区二区三| 国产一区二区在线视频| 日韩激情一区二区| 亚洲午夜激情网站| 自拍视频在线观看一区二区| 久久久久综合网| 国产精品不卡一区| 九九精品一区二区| 精品国产一区二区国模嫣然| 在线观看视频一区二区| 欧美日韩精品专区| 久久奇米777| 2欧美一区二区三区在线观看视频| 国产精品香蕉一区二区三区| 美国欧美日韩国产在线播放| 亚洲精品欧美专区| 久久婷婷一区二区三区| 欧美亚洲免费在线一区| 国模套图日韩精品一区二区| 亚洲精品成a人| 日韩一区在线免费观看| 2023国产精品视频| 日韩一区二区高清| 欧美日韩精品欧美日韩精品一| 欧美一级xxx| 日韩无一区二区| 国产精品不卡一区| 三级一区在线视频先锋| 日本少妇一区二区| 精品一区二区免费视频| 99国产精品视频免费观看| 欧美日韩在线观看一区二区 | 亚洲精品国产精品乱码不99| 亚洲欧美日韩在线| 美国十次了思思久久精品导航| 韩国av一区二区| 国产成人在线色| 韩国av一区二区三区四区| 成人97人人超碰人人99| 欧洲激情一区二区| 中文字幕不卡三区| 久久99久久久久久久久久久| 亚洲午夜激情网站| 亚洲一区自拍偷拍| 欧洲一区二区三区免费视频| 亚洲最大的成人av| 欧美一区二区三区在线观看| 黄页视频在线91| 久久欧美中文字幕| 九九视频精品免费| 4438x成人网最大色成网站| 中文字幕一区二区三| 国产91在线|亚洲| 久久综合中文字幕| 国产剧情在线观看一区二区| 日韩欧美久久久| 蜜桃视频一区二区| 日韩欧美不卡在线观看视频| 美女精品自拍一二三四| 欧美猛男男办公室激情| 亚洲一区二区三区激情| 91久久人澡人人添人人爽欧美| 国产精品麻豆欧美日韩ww| 成人高清在线视频| 亚洲电影在线免费观看| 日韩视频123| 91捆绑美女网站| 自拍偷拍国产精品| 宅男在线国产精品| 国产精品一级黄| 一区二区三区日韩在线观看| 欧美三区在线视频| 久久精品国产99国产精品| 久久久噜噜噜久久中文字幕色伊伊| 成人免费毛片片v| 亚洲黄色免费网站| 日韩一卡二卡三卡国产欧美| 国产91丝袜在线18| 亚洲国产综合在线| 国产午夜亚洲精品羞羞网站| 奇米888四色在线精品| 中文在线一区二区| 欧美日韩aaaaaa| av一区二区三区四区| 日韩高清不卡在线| 亚洲黄色小视频| 国产欧美视频一区二区| 91精品久久久久久久91蜜桃| 色综合久久综合网| 在线观看成人小视频| 色综合亚洲欧洲| 99久久精品免费观看| av午夜一区麻豆| 91极品视觉盛宴| 精品奇米国产一区二区三区| 国产日韩欧美高清| 亚洲女女做受ⅹxx高潮| 亚洲精品高清在线| 裸体健美xxxx欧美裸体表演| 国产精品中文欧美| 久久99国产乱子伦精品免费| 久久66热偷产精品| 国产一区二区91| aaa欧美色吧激情视频| 成人性视频免费网站| 99久久国产综合精品色伊| 日本久久电影网| 欧美男男青年gay1069videost | 久久精品av麻豆的观看方式| 久久精品国产一区二区| 成人午夜碰碰视频| 波多野洁衣一区| 国产.欧美.日韩| 91官网在线观看| 国产清纯白嫩初高生在线观看91| 综合在线观看色| 午夜精品影院在线观看| 久久se这里有精品| 一本大道av伊人久久综合| 欧美日韩精品三区| 综合久久国产九一剧情麻豆| 日本一区中文字幕| 99精品欧美一区二区三区小说 | 无码av免费一区二区三区试看| 美女免费视频一区| 欧美午夜精品电影| 国产精品二三区| 久久精品av麻豆的观看方式| 欧美色视频在线| 国产精品久久久久9999吃药| 国产美女一区二区三区| 欧美高清www午色夜在线视频| 中文字幕av一区 二区| 激情图片小说一区| 欧美mv和日韩mv国产网站| 亚洲18色成人| 欧美视频在线一区二区三区| 亚洲欧美一区二区三区孕妇| 成人免费黄色大片| 国产精品少妇自拍| 91成人国产精品| 亚洲国产中文字幕在线视频综合| aaa欧美日韩| 亚洲国产精品久久一线不卡| 欧美日韩国产天堂| 美女任你摸久久| 国产精品亲子伦对白| 日本电影欧美片| 美女精品自拍一二三四| 久久亚洲一区二区三区明星换脸| 国产综合久久久久影院| 国产精品免费看片| 欧美又粗又大又爽| 精品中文字幕一区二区小辣椒| 国产欧美va欧美不卡在线| 91丨九色丨黑人外教| 日韩黄色小视频| 日韩美女视频19| 精品伦理精品一区| 色屁屁一区二区| 国产一区二区看久久| 中文字幕一区二区三区乱码在线| 欧美区视频在线观看| 菠萝蜜视频在线观看一区| 美女任你摸久久| 亚洲国产一区视频| 国产日韩欧美一区二区三区乱码| 欧美人狂配大交3d怪物一区| 精品写真视频在线观看| 全部av―极品视觉盛宴亚洲| 一区二区三区在线不卡| 国产精品丝袜久久久久久app| 91精品国产福利| 欧美视频第二页| 欧美午夜精品一区| 欧美在线你懂得| 色偷偷成人一区二区三区91| 国产 欧美在线| caoporen国产精品视频| av亚洲精华国产精华精华| 国产成人av影院| 成人av在线一区二区| 99久久久免费精品国产一区二区| 国产精品2024| 成人深夜在线观看| 99r精品视频|