亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_uart_regs.qmsg

?? UART串行通訊FPGA實現(xiàn)
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0 0 "Fitter placement was successful" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:03 " "Info: Fitter placement operations ending: elapsed time is 00:00:03" {  } {  } 0 0 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "5.086 ns register register " "Info: Estimated most critical path is register to register delay of 5.086 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns dlc\[7\] 1 REG LAB_X28_Y21 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X28_Y21; Fanout = 2; REG Node = 'dlc\[7\]'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { dlc[7] } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.492 ns) + CELL(0.087 ns) 0.579 ns WideOr0~113 2 COMB LAB_X28_Y21 1 " "Info: 2: + IC(0.492 ns) + CELL(0.087 ns) = 0.579 ns; Loc. = LAB_X28_Y21; Fanout = 1; COMB Node = 'WideOr0~113'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.579 ns" { dlc[7] WideOr0~113 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.888 ns) + CELL(0.332 ns) 1.799 ns WideOr0~116 3 COMB LAB_X29_Y20 17 " "Info: 3: + IC(0.888 ns) + CELL(0.332 ns) = 1.799 ns; Loc. = LAB_X29_Y20; Fanout = 17; COMB Node = 'WideOr0~116'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.220 ns" { WideOr0~113 WideOr0~116 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.006 ns) + CELL(0.213 ns) 3.018 ns Add0~932 4 COMB LAB_X29_Y21 3 " "Info: 4: + IC(1.006 ns) + CELL(0.213 ns) = 3.018 ns; Loc. = LAB_X29_Y21; Fanout = 3; COMB Node = 'Add0~932'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.219 ns" { WideOr0~116 Add0~932 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 373 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.488 ns) + CELL(0.451 ns) 3.957 ns dlc\[3\]~227COUT1_258 5 COMB LAB_X28_Y21 2 " "Info: 5: + IC(0.488 ns) + CELL(0.451 ns) = 3.957 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[3\]~227COUT1_258'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.939 ns" { Add0~932 dlc[3]~227COUT1_258 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.062 ns) 4.019 ns dlc\[4\]~228COUT1_260 6 COMB LAB_X28_Y21 2 " "Info: 6: + IC(0.000 ns) + CELL(0.062 ns) = 4.019 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[4\]~228COUT1_260'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.062 ns" { dlc[3]~227COUT1_258 dlc[4]~228COUT1_260 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.062 ns) 4.081 ns dlc\[5\]~229COUT1_262 7 COMB LAB_X28_Y21 2 " "Info: 7: + IC(0.000 ns) + CELL(0.062 ns) = 4.081 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[5\]~229COUT1_262'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.062 ns" { dlc[4]~228COUT1_260 dlc[5]~229COUT1_262 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.062 ns) 4.143 ns dlc\[6\]~230COUT1_264 8 COMB LAB_X28_Y21 2 " "Info: 8: + IC(0.000 ns) + CELL(0.062 ns) = 4.143 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[6\]~230COUT1_264'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.062 ns" { dlc[5]~229COUT1_262 dlc[6]~230COUT1_264 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.205 ns) 4.348 ns dlc\[7\]~231 9 COMB LAB_X28_Y21 6 " "Info: 9: + IC(0.000 ns) + CELL(0.205 ns) = 4.348 ns; Loc. = LAB_X28_Y21; Fanout = 6; COMB Node = 'dlc\[7\]~231'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.205 ns" { dlc[6]~230COUT1_264 dlc[7]~231 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.110 ns) 4.458 ns dlc\[12\]~236 10 COMB LAB_X28_Y20 3 " "Info: 10: + IC(0.000 ns) + CELL(0.110 ns) = 4.458 ns; Loc. = LAB_X28_Y20; Fanout = 3; COMB Node = 'dlc\[12\]~236'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.110 ns" { dlc[7]~231 dlc[12]~236 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.628 ns) 5.086 ns dlc\[13\] 11 REG LAB_X28_Y20 2 " "Info: 11: + IC(0.000 ns) + CELL(0.628 ns) = 5.086 ns; Loc. = LAB_X28_Y20; Fanout = 2; REG Node = 'dlc\[13\]'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.628 ns" { dlc[12]~236 dlc[13] } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.212 ns ( 43.49 % ) " "Info: Total cell delay = 2.212 ns ( 43.49 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.874 ns ( 56.51 % ) " "Info: Total interconnect delay = 2.874 ns ( 56.51 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "5.086 ns" { dlc[7] WideOr0~113 WideOr0~116 Add0~932 dlc[3]~227COUT1_258 dlc[4]~228COUT1_260 dlc[5]~229COUT1_262 dlc[6]~230COUT1_264 dlc[7]~231 dlc[12]~236 dlc[13] } "NODE_NAME" } }  } 0 0 "Estimated most critical path is %2!s! to %3!s! delay of %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0 0 "Fitter routing operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 3 " "Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 3%" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "X21_Y21 X31_Y31 " "Info: The peak interconnect region extends from location X21_Y21 to location X31_Y31" {  } {  } 0 0 "The peak interconnect region extends from location %1!s! to location %2!s!" 0 0 "" 0}  } {  } 0 0 "Average interconnect usage is %1!d!%% of the available device resources. Peak interconnect usage is %2!d!%%" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:02 " "Info: Fitter routing operations ending: elapsed time is 00:00:02" {  } {  } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0 "" 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0 0 "Started post-fitting delay annotation" 0 0 "" 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0 0 "Delay annotation completed successfully" 0 0 "" 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0 "" 0}
{ "Info" "IFSAC_FSAC_RAM_METASTABILITY_INFO" "" "Info: Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." {  } {  } 0 0 "Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." 0 0 "" 0}
{ "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE_TOP_MSG" "uart_transmitter:transmitter\|aclr " "Info: Node uart_transmitter:transmitter\|aclr uses non-global routing resources to route signals to global destination nodes" { { "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE" "clear uart_transmitter:transmitter\|myfifo_8:myfifo_u1\|scfifo:scfifo_component\|scfifo_eb81:auto_generated\|a_dpfifo_lh81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty " "Info: Port clear -- assigned as a global for destination node uart_transmitter:transmitter\|myfifo_8:myfifo_u1\|scfifo:scfifo_component\|scfifo_eb81:auto_generated\|a_dpfifo_lh81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty -- routed using non-global resources" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|myfifo_8:myfifo_u1|scfifo:scfifo_component|scfifo_eb81:auto_generated|a_dpfifo_lh81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } } { "db/a_fefifo_66f.tdf" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/db/a_fefifo_66f.tdf" 37 2 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|myfifo_8:myfifo_u1|scfifo:scfifo_component|scfifo_eb81:auto_generated|a_dpfifo_lh81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } }  } 0 0 "Port %1!s! -- assigned as a global for destination node %2!s! -- routed using non-global resources" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|aclr } "NODE_NAME" } } { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 42 -1 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|aclr } "NODE_NAME" } }  } 0 0 "Node %1!s! uses non-global routing resources to route signals to global destination nodes" 0 0 "" 0}
{ "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE_TOP_MSG" "uart_receiver:receiver\|aclr " "Info: Node uart_receiver:receiver\|aclr uses non-global routing resources to route signals to global destination nodes" { { "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE" "clear uart_receiver:receiver\|myfifo_10:myfifo_u\|scfifo:scfifo_component\|scfifo_nc81:auto_generated\|a_dpfifo_ui81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty " "Info: Port clear -- assigned as a global for destination node uart_receiver:receiver\|myfifo_10:myfifo_u\|scfifo:scfifo_component\|scfifo_nc81:auto_generated\|a_dpfifo_ui81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty -- routed using non-global resources" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nc81:auto_generated|a_dpfifo_ui81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } } { "db/a_fefifo_66f.tdf" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/db/a_fefifo_66f.tdf" 37 2 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nc81:auto_generated|a_dpfifo_ui81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } }  } 0 0 "Port %1!s! -- assigned as a global for destination node %2!s! -- routed using non-global resources" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|aclr } "NODE_NAME" } } { "../src/uart_receiver.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_receiver.v" 29 -1 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|aclr } "NODE_NAME" } }  } 0 0 "Node %1!s! uses non-global routing resources to route signals to global destination nodes" 0 0 "" 0}
{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/uart_regs.fit.smsg " "Info: Generated suppressed messages file E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/uart_regs.fit.smsg" {  } {  } 0 0 "Generated suppressed messages file %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "220 " "Info: Allocated 220 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Sat Dec 06 15:07:20 2008 " "Info: Processing ended: Sat Dec 06 15:07:20 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:19 " "Info: Elapsed time: 00:00:19" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Assembler Quartus II " "Info: Running Quartus II Assembler" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 7.1 Build 156 04/30/2007 SJ Full Version " "Info: Version 7.1 Build 156 04/30/2007 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0 "" 0} { "Info" "IQEXE_START_BANNER_TIME" "Sat Dec 06 15:07:23 2008 " "Info: Processing started: Sat Dec 06 15:07:23 2008" {  } {  } 0 0 "Processing started: %1!s!" 0 0 "" 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_asm --read_settings_files=off --write_settings_files=off uart_regs -c uart_regs " "Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off uart_regs -c uart_regs" {  } {  } 0 0 "Command: %1!s!" 0 0 "" 0}
{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Info: Assembler is generating device programming files" {  } {  } 0 0 "Assembler is generating device programming files" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 0 s Quartus II " "Info: Quartus II Assembler was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "167 " "Info: Allocated 167 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Sat Dec 06 15:07:30 2008 " "Info: Processing ended: Sat Dec 06 15:07:30 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:07 " "Info: Elapsed time: 00:00:07" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Classic Timing Analyzer Quartus II " "Info: Running Quartus II Classic Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 7.1 Build 156 04/30/2007 SJ Full Version " "Info: Version 7.1 Build 156 04/30/2007 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0 "" 0} { "Info" "IQEXE_START_BANNER_TIME" "Sat Dec 06 15:07:31 2008 " "Info: Processing started: Sat Dec 06 15:07:31 2008" {  } {  } 0 0 "Processing started: %1!s!" 0 0 "" 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off uart_regs -c uart_regs --timing_analysis_only " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off uart_regs -c uart_regs --timing_analysis_only" {  } {  } 0 0 "Command: %1!s!" 0 0 "" 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "IT

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久这里只有精品6| 国产欧美日韩麻豆91| 国产一区二区三区视频在线播放| 亚洲国产电影在线观看| 777奇米四色成人影色区| 91免费在线视频观看| 国产在线一区二区| 午夜av电影一区| 亚洲欧美日韩国产综合| 国内偷窥港台综合视频在线播放| 精品日韩欧美一区二区| 91福利资源站| 成人av中文字幕| 国产乱码精品1区2区3区| 午夜不卡av在线| 一卡二卡欧美日韩| 国产精品久久久久aaaa樱花| 久久久久久久久久久久久女国产乱| 7777精品伊人久久久大香线蕉经典版下载 | 制服.丝袜.亚洲.中文.综合| kk眼镜猥琐国模调教系列一区二区 | 欧美成人性战久久| 欧美男同性恋视频网站| 91小视频免费看| 成人精品在线视频观看| 韩国女主播一区二区三区| 天堂成人国产精品一区| 午夜电影网亚洲视频| 亚洲高清久久久| 亚洲精品国产精华液| 国产精品久久久久久久久免费樱桃 | 日韩黄色免费网站| 亚洲午夜精品久久久久久久久| 亚洲免费伊人电影| 亚洲精品日日夜夜| 亚洲视频网在线直播| 中文字幕在线不卡视频| 亚洲欧洲另类国产综合| 国产精品传媒视频| 亚洲欧美一区二区三区极速播放| 亚洲欧洲日产国产综合网| 亚洲人精品午夜| 日本特黄久久久高潮| 午夜亚洲国产au精品一区二区| 亚洲成人综合在线| 日日欢夜夜爽一区| 日本成人中文字幕在线视频| 日本成人在线不卡视频| 美女在线视频一区| 国产伦精一区二区三区| 成人性生交大片免费看中文 | 极品销魂美女一区二区三区| 久久av中文字幕片| 国产91在线观看丝袜| youjizz久久| 在线亚洲一区二区| 3atv一区二区三区| 精品欧美一区二区久久| 久久久高清一区二区三区| 欧美国产在线观看| 亚洲视频在线观看一区| 亚洲国产aⅴ成人精品无吗| 日本伊人精品一区二区三区观看方式| 日本va欧美va欧美va精品| 国产精品综合网| av电影天堂一区二区在线观看| 在线观看日韩精品| 精品久久国产97色综合| 国产精品久久久久久久久快鸭| 亚洲尤物在线视频观看| 久久99精品久久久久婷婷| 99国产精品一区| 欧美高清www午色夜在线视频| 国产亚洲精品超碰| 伊人色综合久久天天人手人婷| 日本麻豆一区二区三区视频| 国产精品素人一区二区| 欧美一区二区免费视频| 久久久久国色av免费看影院| 中文字幕不卡在线观看| 一区二区三区在线免费播放| 久久69国产一区二区蜜臀| 中文子幕无线码一区tr| 蜜臀av一区二区在线免费观看| 国产精品一卡二| 在线免费观看成人短视频| 精品国产成人在线影院| 亚洲免费在线观看视频| 韩国精品久久久| 欧美日韩一区二区在线观看| 久久久久久亚洲综合影院红桃| 欧美一级片在线| 日韩一区二区精品| 综合在线观看色| 激情图片小说一区| 欧美日韩另类国产亚洲欧美一级| 国产日产精品1区| 美女一区二区久久| 欧美综合天天夜夜久久| 久久久久久久免费视频了| 天天操天天干天天综合网| 99久久国产综合精品色伊 | 久久精品无码一区二区三区| 亚洲国产日韩精品| 99视频超级精品| 精品久久久久久久一区二区蜜臀| 亚洲综合色视频| 91一区一区三区| 国产欧美久久久精品影院| 久久精品久久久精品美女| 欧美亚洲尤物久久| 国产精品国产三级国产普通话蜜臀| 久久99国产精品麻豆| 欧美三级中文字| 一区二区三区在线不卡| 成人黄动漫网站免费app| 久久亚洲精精品中文字幕早川悠里| 亚洲bt欧美bt精品777| 日本福利一区二区| 亚洲视频一区在线观看| 成人夜色视频网站在线观看| 久久久久国产成人精品亚洲午夜| 美美哒免费高清在线观看视频一区二区 | 精品亚洲aⅴ乱码一区二区三区| 678五月天丁香亚洲综合网| 亚洲一区二三区| 欧美三级中文字| 亚洲成a人在线观看| 欧美日韩国产精选| 三级成人在线视频| 91超碰这里只有精品国产| 亚洲成人精品一区二区| 欧美理论电影在线| 日韩福利电影在线| 91精品国产综合久久精品性色 | 伊人性伊人情综合网| 国产精品久久免费看| 美女脱光内衣内裤视频久久影院| 欧美片网站yy| 日本va欧美va精品发布| 欧美一级理论性理论a| 麻豆久久久久久久| 亚洲精品在线免费播放| 国产精品一区二区久久精品爱涩 | 日本亚洲天堂网| 日韩免费观看高清完整版| 捆绑调教美女网站视频一区| 精品国产1区二区| 国产成人h网站| 亚洲人亚洲人成电影网站色| 一本久久a久久免费精品不卡| 亚洲一区二区欧美日韩| 欧美人体做爰大胆视频| 精品午夜久久福利影院| 日本一区二区综合亚洲| 91看片淫黄大片一级在线观看| 一区二区成人在线视频| 日韩一本二本av| 国产成人午夜精品5599| 亚洲品质自拍视频网站| 9191久久久久久久久久久| 蜜桃视频免费观看一区| 国产人久久人人人人爽| 在线精品视频小说1| 免费在线看成人av| 欧美激情自拍偷拍| 欧洲视频一区二区| 久久se精品一区精品二区| 中文字幕日本乱码精品影院| 欧美群妇大交群中文字幕| 国产尤物一区二区在线| 亚洲精品国产精品乱码不99| 日韩一级片网址| 99精品欧美一区| 麻豆成人久久精品二区三区小说| 国产精品进线69影院| 91精品婷婷国产综合久久| 成人av高清在线| 秋霞成人午夜伦在线观看| 中文字幕av不卡| 欧美一级黄色大片| 99国产欧美另类久久久精品| 美日韩一区二区三区| √…a在线天堂一区| 欧美成人精品二区三区99精品| 色婷婷综合中文久久一本| 青青草97国产精品免费观看无弹窗版| 最新日韩在线视频| 一区二区三区美女视频| 欧美一区二区三区四区视频| 风间由美一区二区av101| 日欧美一区二区| 亚洲欧美韩国综合色| 久久久久国产精品麻豆ai换脸| 欧日韩精品视频| 成人免费看视频| 激情综合色综合久久综合| 午夜视频一区二区三区| 亚洲欧洲av在线| 久久亚洲私人国产精品va媚药|