亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_regs.tan.qmsg

?? UART串行通訊FPGA實現(xiàn)
?? QMSG
?? 第 1 頁 / 共 5 頁
字號:
{ "Info" "ITDB_FULL_MIN_SLACK_RESULT" "clk register uart_transmitter:transmitter\|tf_pop register uart_transmitter:transmitter\|tf_pop 528 ps " "Info: Minimum slack time is 528 ps for clock \"clk\" between source register \"uart_transmitter:transmitter\|tf_pop\" and destination register \"uart_transmitter:transmitter\|tf_pop\"" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.452 ns + Shortest register register " "Info: + Shortest register to register delay is 0.452 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns uart_transmitter:transmitter\|tf_pop 1 REG LC_X29_Y24_N9 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X29_Y24_N9; Fanout = 4; REG Node = 'uart_transmitter:transmitter\|tf_pop'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.452 ns) 0.452 ns uart_transmitter:transmitter\|tf_pop 2 REG LC_X29_Y24_N9 4 " "Info: 2: + IC(0.000 ns) + CELL(0.452 ns) = 0.452 ns; Loc. = LC_X29_Y24_N9; Fanout = 4; REG Node = 'uart_transmitter:transmitter\|tf_pop'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.452 ns" { uart_transmitter:transmitter|tf_pop uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.452 ns ( 100.00 % ) " "Info: Total cell delay = 0.452 ns ( 100.00 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.452 ns" { uart_transmitter:transmitter|tf_pop uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "0.452 ns" { uart_transmitter:transmitter|tf_pop uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns } { 0.000ns 0.452ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_P2P_REQUIREMENT_RESULT" "-0.076 ns - Smallest register register " "Info: - Smallest register to register requirement is -0.076 ns" { { "Info" "ITDB_FULL_HOLD_REQUIREMENT" "0.000 ns + " "Info: + Hold relationship between source and destination is 0.000 ns" { { "Info" "ITDB_EDGE_RESULT" "+ Latch 0.000 ns " "Info: + Latch edge is 0.000 ns" { { "Info" "ITDB_CLOCK_SETTING_RESULT" "Destination clk 7.692 ns 0.000 ns  50 " "Info: Clock period of Destination clock \"clk\" is 7.692 ns with  offset of 0.000 ns and duty cycle of 50" {  } {  } 0 0 "Clock period of %1!s! clock \"%2!s!\" is %3!s! with %5!s! offset of %4!s! and duty cycle of %6!d!" 0 0 "" 0} { "Info" "ITDB_MULTICYCLE_RESULT" "Destination Setup 1 " "Info: Multicycle Setup factor for Destination register is 1" {  } {  } 0 0 "Multicycle %2!s! factor for %1!s! register is %3!d!" 0 0 "" 0} { "Info" "ITDB_MULTICYCLE_RESULT" "Destination Hold 1 " "Info: Multicycle Hold factor for Destination register is 1" {  } {  } 0 0 "Multicycle %2!s! factor for %1!s! register is %3!d!" 0 0 "" 0}  } {  } 0 0 "%1!s! %2!s! edge is %3!s!" 0 0 "" 0} { "Info" "ITDB_EDGE_RESULT" "- Launch 0.000 ns " "Info: - Launch edge is 0.000 ns" { { "Info" "ITDB_CLOCK_SETTING_RESULT" "Source clk 7.692 ns 0.000 ns  50 " "Info: Clock period of Source clock \"clk\" is 7.692 ns with  offset of 0.000 ns and duty cycle of 50" {  } {  } 0 0 "Clock period of %1!s! clock \"%2!s!\" is %3!s! with %5!s! offset of %4!s! and duty cycle of %6!d!" 0 0 "" 0} { "Info" "ITDB_MULTICYCLE_RESULT" "Source Setup 1 " "Info: Multicycle Setup factor for Source register is 1" {  } {  } 0 0 "Multicycle %2!s! factor for %1!s! register is %3!d!" 0 0 "" 0} { "Info" "ITDB_MULTICYCLE_RESULT" "Source Hold 1 " "Info: Multicycle Hold factor for Source register is 1" {  } {  } 0 0 "Multicycle %2!s! factor for %1!s! register is %3!d!" 0 0 "" 0}  } {  } 0 0 "%1!s! %2!s! edge is %3!s!" 0 0 "" 0}  } {  } 0 0 "%2!c! Hold relationship between source and destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns + Smallest " "Info: + Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 3.329 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 3.329 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.020 ns) 1.020 ns clk 1 CLK PIN_A15 209 " "Info: 1: + IC(0.000 ns) + CELL(1.020 ns) = 1.020 ns; Loc. = PIN_A15; Fanout = 209; CLK Node = 'clk'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.749 ns) + CELL(0.560 ns) 3.329 ns uart_transmitter:transmitter\|tf_pop 2 REG LC_X29_Y24_N9 4 " "Info: 2: + IC(1.749 ns) + CELL(0.560 ns) = 3.329 ns; Loc. = LC_X29_Y24_N9; Fanout = 4; REG Node = 'uart_transmitter:transmitter\|tf_pop'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.309 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.580 ns ( 47.46 % ) " "Info: Total cell delay = 1.580 ns ( 47.46 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.749 ns ( 52.54 % ) " "Info: Total interconnect delay = 1.749 ns ( 52.54 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 3.329 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to source register is 3.329 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.020 ns) 1.020 ns clk 1 CLK PIN_A15 209 " "Info: 1: + IC(0.000 ns) + CELL(1.020 ns) = 1.020 ns; Loc. = PIN_A15; Fanout = 209; CLK Node = 'clk'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.749 ns) + CELL(0.560 ns) 3.329 ns uart_transmitter:transmitter\|tf_pop 2 REG LC_X29_Y24_N9 4 " "Info: 2: + IC(1.749 ns) + CELL(0.560 ns) = 3.329 ns; Loc. = LC_X29_Y24_N9; Fanout = 4; REG Node = 'uart_transmitter:transmitter\|tf_pop'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.309 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 28 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.580 ns ( 47.46 % ) " "Info: Total cell delay = 1.580 ns ( 47.46 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.749 ns ( 52.54 % ) " "Info: Total interconnect delay = 1.749 ns ( 52.54 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.176 ns - " "Info: - Micro clock to output delay of source is 0.176 ns" {  } { { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 28 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.100 ns + " "Info: + Micro hold delay of destination is 0.100 ns" {  } { { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 28 -1 0 } }  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! requirement is %1!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.452 ns" { uart_transmitter:transmitter|tf_pop uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "0.452 ns" { uart_transmitter:transmitter|tf_pop uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns } { 0.000ns 0.452ns } "" } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.329 ns" { clk uart_transmitter:transmitter|tf_pop } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.329 ns" { clk clk~out0 uart_transmitter:transmitter|tf_pop } { 0.000ns 0.000ns 1.749ns } { 0.000ns 1.020ns 0.560ns } "" } }  } 0 0 "Minimum slack time is %6!s! for clock \"%1!s!\" between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\"" 0 0 "" 0}
{ "Info" "ITDB_FULL_SLACK_RESULT" "wb_we_i pin wb_addr_i\[2\] register dl\[15\] 8.811 ns " "Info: Slack time is 8.811 ns for clock \"wb_we_i\" between source pin \"wb_addr_i\[2\]\" and destination register \"dl\[15\]\"" { { "Info" "ITDB_FULL_TSU_REQUIREMENT" "12.000 ns + register " "Info: + tsu requirement for source pin and destination register is 12.000 ns" {  } {  } 0 0 "%2!c! tsu requirement for source pin and destination %3!s! is %1!s!" 0 0 "" 0} { "Info" "ITDB_SLACK_TSU_RESULT" "3.189 ns - " "Info: - tsu from clock to input pin is 3.189 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.220 ns + Longest pin register " "Info: + Longest pin to register delay is 6.220 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.141 ns) 1.141 ns wb_addr_i\[2\] 1 PIN PIN_A24 21 " "Info: 1: + IC(0.000 ns) + CELL(1.141 ns) = 1.141 ns; Loc. = PIN_A24; Fanout = 21; PIN Node = 'wb_addr_i\[2\]'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { wb_addr_i[2] } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 16 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(2.067 ns) + CELL(0.213 ns) 3.421 ns always5~22 2 COMB LC_X28_Y24_N0 2 " "Info: 2: + IC(2.067 ns) + CELL(0.213 ns) = 3.421 ns; Loc. = LC_X28_Y24_N0; Fanout = 2; COMB Node = 'always5~22'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.280 ns" { wb_addr_i[2] always5~22 } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.351 ns) + CELL(0.332 ns) 4.104 ns dl\[8\]~684 3 COMB LC_X28_Y24_N3 8 " "Info: 3: + IC(0.351 ns) + CELL(0.332 ns) = 4.104 ns; Loc. = LC_X28_Y24_N3; Fanout = 8; COMB Node = 'dl\[8\]~684'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.683 ns" { always5~22 dl[8]~684 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 191 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.390 ns) + CELL(0.726 ns) 6.220 ns dl\[15\] 4 REG LC_X30_Y21_N5 3 " "Info: 4: + IC(1.390 ns) + CELL(0.726 ns) = 6.220 ns; Loc. = LC_X30_Y21_N5; Fanout = 3; REG Node = 'dl\[15\]'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.116 ns" { dl[8]~684 dl[15] } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 191 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.412 ns ( 38.78 % ) " "Info: Total cell delay = 2.412 ns ( 38.78 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.808 ns ( 61.22 % ) " "Info: Total interconnect delay = 3.808 ns ( 61.22 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "6.220 ns" { wb_addr_i[2] always5~22 dl[8]~684 dl[15] } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "6.220 ns" { wb_addr_i[2] wb_addr_i[2]~out0 always5~22 dl[8]~684 dl[15] } { 0.000ns 0.000ns 2.067ns 0.351ns 1.390ns } { 0.000ns 1.141ns 0.213ns 0.332ns 0.726ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.010 ns + " "Info: + Micro setup delay of destination is 0.010 ns" {  } { { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 191 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "wb_we_i destination 3.041 ns - Shortest register " "Info: - Shortest clock path from clock \"wb_we_i\" to destination register is 3.041 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.760 ns) 0.760 ns wb_we_i 1 CLK PIN_N3 43 " "Info: 1: + IC(0.000 ns) + CELL(0.760 ns) = 0.760 ns; Loc. = PIN_N3; Fanout = 43; CLK Node = 'wb_we_i'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { wb_we_i } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 19 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.721 ns) + CELL(0.560 ns) 3.041 ns dl\[15\] 2 REG LC_X30_Y21_N5 3 " "Info: 2: + IC(1.721 ns) + CELL(0.560 ns) = 3.041 ns; Loc. = LC_X30_Y21_N5; Fanout = 3; REG Node = 'dl\[15\]'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.281 ns" { wb_we_i dl[15] } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設(shè)計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 191 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.320 ns ( 43.41 % ) " "Info: Total cell delay = 1.320 ns ( 43.41 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.721 ns ( 56.59 % ) " "Info: Total interconnect delay = 1.721 ns ( 56.59 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.041 ns" { wb_we_i dl[15] } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.041 ns" { wb_we_i wb_we_i~out0 dl[15] } { 0.000ns 0.000ns 1.721ns } { 0.000ns 0.760ns 0.560ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "6.220 ns" { wb_addr_i[2] always5~22 dl[8]~684 dl[15] } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "6.220 ns" { wb_addr_i[2] wb_addr_i[2]~out0 always5~22 dl[8]~684 dl[15] } { 0.000ns 0.000ns 2.067ns 0.351ns 1.390ns } { 0.000ns 1.141ns 0.213ns 0.332ns 0.726ns } "" } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.041 ns" { wb_we_i dl[15] } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.041 ns" { wb_we_i wb_we_i~out0 dl[15] } { 0.000ns 0.000ns 1.721ns } { 0.000ns 0.760ns 0.560ns } "" } }  } 0 0 "%2!c! tsu from clock to input pin is %1!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "6.220 ns" { wb_addr_i[2] always5~22 dl[8]~684 dl[15] } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "6.220 ns" { wb_addr_i[2] wb_addr_i[2]~out0 always5~22 dl[8]~684 dl[15] } { 0.000ns 0.000ns 2.067ns 0.351ns 1.390ns } { 0.000ns 1.141ns 0.213ns 0.332ns 0.726ns } "" } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.041 ns" { wb_we_i dl[15] } "NODE_NAME" } } { "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/program files/quartus7.1/quartus/bin/Technology_Viewer.qrui" "3.041 ns" { wb_we_i wb_we_i~out0 dl[15] } { 0.000ns 0.000ns 1.721ns } { 0.000ns 0.760ns 0.560ns } "" } }  } 0 0 "Slack time is %6!s! for clock \"%1!s!\" between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\"" 0 0 "" 0}

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
视频一区二区三区在线| 国产精品夜夜嗨| 欧美日韩精品一区二区三区蜜桃| 毛片av中文字幕一区二区| 精品国产乱码久久| 99久久综合精品| 欧美中文字幕一二三区视频| 欧美精品v国产精品v日韩精品| 91精品国产综合久久婷婷香蕉| 国产在线不卡视频| 成人高清视频在线观看| 日本一区二区三区dvd视频在线| 日韩精品高清不卡| 悠悠色在线精品| 亚洲国产cao| 国产成人自拍网| 久久国产成人午夜av影院| 久久国产精品一区二区| 亚洲精品福利视频网站| 裸体健美xxxx欧美裸体表演| 精品一区二区久久| 国产美女av一区二区三区| 久久精品免费看| 国产在线视频一区二区| 色婷婷综合激情| 欧美在线观看禁18| 成人免费毛片片v| 777亚洲妇女| 国产精品久久久久精k8| 亚洲黄色小说网站| 视频在线在亚洲| 成人的网站免费观看| 欧美日韩一区在线观看| 日韩亚洲欧美在线| 欧美国产激情二区三区| 午夜视频一区二区三区| 欧美日韩一区二区三区高清| 欧美一区二区人人喊爽| 制服丝袜中文字幕亚洲| 日韩欧美国产午夜精品| 久久美女艺术照精彩视频福利播放| 国产精品视频观看| 久久久99久久精品欧美| 香蕉影视欧美成人| 麻豆91精品视频| 白白色亚洲国产精品| 极品美女销魂一区二区三区免费| 99re这里只有精品首页| 日韩一区二区三区四区| 中文字幕亚洲视频| 成人综合激情网| 91精品国产一区二区| 日韩av中文字幕一区二区 | 国产精品99久久久久久似苏梦涵 | 91久久精品日日躁夜夜躁欧美| 亚洲福中文字幕伊人影院| 亚洲人123区| 精品一区二区三区蜜桃| 欧美日本精品一区二区三区| 久久综合色综合88| 欧美成人精品1314www| 欧美日韩国产小视频| 久久精品人人做人人爽97| 经典一区二区三区| 久久精品国产亚洲高清剧情介绍| zzijzzij亚洲日本少妇熟睡| 欧美午夜电影一区| 中文字幕欧美激情一区| 奇米精品一区二区三区在线观看一| 日韩—二三区免费观看av| 色综合久久久久网| 婷婷激情综合网| 欧美人与z0zoxxxx视频| 男女激情视频一区| 日韩av电影免费观看高清完整版在线观看| 久久国产成人午夜av影院| 91精品国产综合久久福利软件| 中文字幕一区二区在线观看| 国产剧情一区二区三区| 欧美日韩一卡二卡三卡 | 欧美tk丨vk视频| 精品综合免费视频观看| 日韩视频在线你懂得| 欧美精品一区二区三区蜜桃 | 亚洲线精品一区二区三区八戒| 日产欧产美韩系列久久99| 亚洲二区视频在线| 91污在线观看| 一区二区三区中文字幕电影 | 国产日韩欧美高清| 一区二区成人在线视频 | 亚洲人成网站色在线观看| 午夜精品福利一区二区蜜股av| 国产69精品久久久久毛片| 亚洲精品一区二区三区影院| 亚洲视频中文字幕| 国产福利91精品| 日韩一区二区三区电影| 国产精品影视在线| 亚洲三级免费观看| 日本aⅴ亚洲精品中文乱码| 欧美综合视频在线观看| 久久精品人人爽人人爽| 91精品福利在线| 国产日产亚洲精品系列| 91官网在线免费观看| 亚洲欧美日韩国产手机在线| 欧美电影在线免费观看| 国产精品伊人色| 亚洲免费在线播放| 51精品秘密在线观看| 国产自产视频一区二区三区| 裸体在线国模精品偷拍| 色先锋aa成人| 久久成人av少妇免费| 亚洲女人的天堂| 日韩一级黄色片| 色综合久久中文字幕| 九一九一国产精品| 亚洲黄色av一区| 精品国产乱码久久久久久久| 在线视频你懂得一区二区三区| 奇米影视一区二区三区小说| 亚洲品质自拍视频网站| www国产亚洲精品久久麻豆| 91高清在线观看| 高清beeg欧美| 精品一区二区三区蜜桃| 亚洲福利一二三区| 亚洲视频每日更新| 久久久美女艺术照精彩视频福利播放| 亚洲色图一区二区三区| 久久综合色婷婷| 欧美精品久久一区二区三区| 99re这里都是精品| 国产精品自拍毛片| 精品一区二区日韩| 轻轻草成人在线| 亚洲超碰精品一区二区| 亚洲免费观看高清完整版在线观看熊| 裸体歌舞表演一区二区| 偷拍一区二区三区| 一区二区三区在线播放| 国产精品亲子乱子伦xxxx裸| 精品国产sm最大网站免费看| 欧美一级欧美三级| 欧美日韩的一区二区| 欧美性猛片aaaaaaa做受| 99精品黄色片免费大全| 盗摄精品av一区二区三区| 激情六月婷婷综合| 偷拍亚洲欧洲综合| 美女视频第一区二区三区免费观看网站 | 亚洲成人资源在线| 夜夜精品视频一区二区| 一区二区三区四区不卡在线| 一区二区三区日本| 亚洲mv在线观看| 日韩成人av影视| 麻豆精品在线观看| 久久电影网站中文字幕| 国产寡妇亲子伦一区二区| 国产成人av一区二区三区在线观看| 国产精品中文字幕一区二区三区| 国产精品亚洲人在线观看| 国产精品婷婷午夜在线观看| 综合激情成人伊人| 亚洲在线一区二区三区| 亚洲第一狼人社区| 秋霞电影网一区二区| 美国一区二区三区在线播放| 日本强好片久久久久久aaa| 亚洲成人动漫精品| ...xxx性欧美| 日韩成人午夜精品| 亚洲国产一区二区在线播放| 亚洲精品国产视频| 亚洲人成影院在线观看| 亚洲天堂av一区| 亚洲图片欧美激情| 在线不卡中文字幕| 欧美性做爰猛烈叫床潮| 色久优优欧美色久优优| 91麻豆国产在线观看| 色婷婷一区二区三区四区| **性色生活片久久毛片| 日本成人在线一区| 日韩福利视频导航| 五月天网站亚洲| 日韩影院免费视频| 天堂久久久久va久久久久| 成a人片国产精品| 94色蜜桃网一区二区三区| 一本大道久久a久久精二百| 色婷婷一区二区| 欧美日韩亚洲综合在线| 国产精品久久久久天堂| 亚洲色图视频网| 亚洲成人综合视频| 麻豆专区一区二区三区四区五区|