亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_uart_regs.fit.qmsg

?? UART串行通訊FPGA實現
?? QMSG
?? 第 1 頁 / 共 2 頁
字號:
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0 0 "Fitter is using %2!s! packing mode for logic elements with %1!s! setting for Auto Packed Registers logic option" 0 0 "" 0}
{ "Extra Info" "IFSAC_FSAC_START_LUT_IO_MAC_RAM_PACKING" "" "Extra Info: Moving registers into I/O cells, LUTs, RAM blocks, and DSP blocks to improve timing and density" {  } {  } 1 0 "Moving registers into I/O cells, LUTs, RAM blocks, and DSP blocks to improve timing and density" 1 0 "" 0}
{ "Extra Info" "IFSAC_FSAC_FINISH_LUT_IO_MAC_RAM_PACKING" "" "Extra Info: Finished moving registers into LUTs, I/O cells, DSP blocks, and RAM blocks" {  } {  } 1 0 "Finished moving registers into LUTs, I/O cells, DSP blocks, and RAM blocks" 1 0 "" 0}
{ "Info" "IFSAC_FSAC_REGISTER_PACKING_FINISH_REGPACKING_INFO" "00:00:00 " "Info: Finished register packing: elapsed time is 00:00:00" {  } {  } 0 0 "Finished register packing: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFSAC_FSAC_RAM_METASTABILITY_INFO" "" "Info: Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." {  } {  } 0 0 "Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" {  } {  } 0 0 "Fitter placement preparation operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "00:00:01 " "Info: Fitter placement preparation operations ending: elapsed time is 00:00:01" {  } {  } 0 0 "Fitter placement preparation operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" {  } {  } 0 0 "Fitter placement operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0 0 "Fitter placement was successful" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "00:00:03 " "Info: Fitter placement operations ending: elapsed time is 00:00:03" {  } {  } 0 0 "Fitter placement operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "5.086 ns register register " "Info: Estimated most critical path is register to register delay of 5.086 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns dlc\[7\] 1 REG LAB_X28_Y21 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X28_Y21; Fanout = 2; REG Node = 'dlc\[7\]'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { dlc[7] } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.492 ns) + CELL(0.087 ns) 0.579 ns WideOr0~113 2 COMB LAB_X28_Y21 1 " "Info: 2: + IC(0.492 ns) + CELL(0.087 ns) = 0.579 ns; Loc. = LAB_X28_Y21; Fanout = 1; COMB Node = 'WideOr0~113'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.579 ns" { dlc[7] WideOr0~113 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.888 ns) + CELL(0.332 ns) 1.799 ns WideOr0~116 3 COMB LAB_X29_Y20 17 " "Info: 3: + IC(0.888 ns) + CELL(0.332 ns) = 1.799 ns; Loc. = LAB_X29_Y20; Fanout = 17; COMB Node = 'WideOr0~116'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.220 ns" { WideOr0~113 WideOr0~116 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.006 ns) + CELL(0.213 ns) 3.018 ns Add0~932 4 COMB LAB_X29_Y21 3 " "Info: 4: + IC(1.006 ns) + CELL(0.213 ns) = 3.018 ns; Loc. = LAB_X29_Y21; Fanout = 3; COMB Node = 'Add0~932'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.219 ns" { WideOr0~116 Add0~932 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 373 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.488 ns) + CELL(0.451 ns) 3.957 ns dlc\[3\]~227COUT1_258 5 COMB LAB_X28_Y21 2 " "Info: 5: + IC(0.488 ns) + CELL(0.451 ns) = 3.957 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[3\]~227COUT1_258'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.939 ns" { Add0~932 dlc[3]~227COUT1_258 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.062 ns) 4.019 ns dlc\[4\]~228COUT1_260 6 COMB LAB_X28_Y21 2 " "Info: 6: + IC(0.000 ns) + CELL(0.062 ns) = 4.019 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[4\]~228COUT1_260'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.062 ns" { dlc[3]~227COUT1_258 dlc[4]~228COUT1_260 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.062 ns) 4.081 ns dlc\[5\]~229COUT1_262 7 COMB LAB_X28_Y21 2 " "Info: 7: + IC(0.000 ns) + CELL(0.062 ns) = 4.081 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[5\]~229COUT1_262'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.062 ns" { dlc[4]~228COUT1_260 dlc[5]~229COUT1_262 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.062 ns) 4.143 ns dlc\[6\]~230COUT1_264 8 COMB LAB_X28_Y21 2 " "Info: 8: + IC(0.000 ns) + CELL(0.062 ns) = 4.143 ns; Loc. = LAB_X28_Y21; Fanout = 2; COMB Node = 'dlc\[6\]~230COUT1_264'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.062 ns" { dlc[5]~229COUT1_262 dlc[6]~230COUT1_264 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.205 ns) 4.348 ns dlc\[7\]~231 9 COMB LAB_X28_Y21 6 " "Info: 9: + IC(0.000 ns) + CELL(0.205 ns) = 4.348 ns; Loc. = LAB_X28_Y21; Fanout = 6; COMB Node = 'dlc\[7\]~231'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.205 ns" { dlc[6]~230COUT1_264 dlc[7]~231 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.110 ns) 4.458 ns dlc\[12\]~236 10 COMB LAB_X28_Y20 3 " "Info: 10: + IC(0.000 ns) + CELL(0.110 ns) = 4.458 ns; Loc. = LAB_X28_Y20; Fanout = 3; COMB Node = 'dlc\[12\]~236'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.110 ns" { dlc[7]~231 dlc[12]~236 } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.628 ns) 5.086 ns dlc\[13\] 11 REG LAB_X28_Y20 2 " "Info: 11: + IC(0.000 ns) + CELL(0.628 ns) = 5.086 ns; Loc. = LAB_X28_Y20; Fanout = 2; REG Node = 'dlc\[13\]'" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "0.628 ns" { dlc[12]~236 dlc[13] } "NODE_NAME" } } { "../src/uart_regs.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_regs.v" 372 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.212 ns ( 43.49 % ) " "Info: Total cell delay = 2.212 ns ( 43.49 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.874 ns ( 56.51 % ) " "Info: Total interconnect delay = 2.874 ns ( 56.51 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "5.086 ns" { dlc[7] WideOr0~113 WideOr0~116 Add0~932 dlc[3]~227COUT1_258 dlc[4]~228COUT1_260 dlc[5]~229COUT1_262 dlc[6]~230COUT1_264 dlc[7]~231 dlc[12]~236 dlc[13] } "NODE_NAME" } }  } 0 0 "Estimated most critical path is %2!s! to %3!s! delay of %1!s!" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0 0 "Fitter routing operations beginning" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_PERCENT_ROUTING_RESOURCE_USAGE" "0 3 " "Info: Average interconnect usage is 0% of the available device resources. Peak interconnect usage is 3%" { { "Info" "IFITAPI_FITAPI_VPR_PEAK_ROUTING_REGION" "X21_Y21 X31_Y31 " "Info: The peak interconnect region extends from location X21_Y21 to location X31_Y31" {  } {  } 0 0 "The peak interconnect region extends from location %1!s! to location %2!s!" 0 0 "" 0}  } {  } 0 0 "Average interconnect usage is %1!d!%% of the available device resources. Peak interconnect usage is %2!d!%%" 0 0 "" 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:02 " "Info: Fitter routing operations ending: elapsed time is 00:00:02" {  } {  } 0 0 "Fitter routing operations ending: elapsed time is %1!s!" 0 0 "" 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0 "" 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0 0 "Started post-fitting delay annotation" 0 0 "" 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0 0 "Delay annotation completed successfully" 0 0 "" 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0 0 "Completed %1!s!" 0 0 "" 0}
{ "Info" "IFSAC_FSAC_RAM_METASTABILITY_INFO" "" "Info: Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." {  } {  } 0 0 "Design uses memory blocks. Violating setup or hold times of memory block address registers for either read or write operations could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements." 0 0 "" 0}
{ "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE_TOP_MSG" "uart_transmitter:transmitter\|aclr " "Info: Node uart_transmitter:transmitter\|aclr uses non-global routing resources to route signals to global destination nodes" { { "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE" "clear uart_transmitter:transmitter\|myfifo_8:myfifo_u1\|scfifo:scfifo_component\|scfifo_eb81:auto_generated\|a_dpfifo_lh81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty " "Info: Port clear -- assigned as a global for destination node uart_transmitter:transmitter\|myfifo_8:myfifo_u1\|scfifo:scfifo_component\|scfifo_eb81:auto_generated\|a_dpfifo_lh81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty -- routed using non-global resources" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|myfifo_8:myfifo_u1|scfifo:scfifo_component|scfifo_eb81:auto_generated|a_dpfifo_lh81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } } { "db/a_fefifo_66f.tdf" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/db/a_fefifo_66f.tdf" 37 2 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|myfifo_8:myfifo_u1|scfifo:scfifo_component|scfifo_eb81:auto_generated|a_dpfifo_lh81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } }  } 0 0 "Port %1!s! -- assigned as a global for destination node %2!s! -- routed using non-global resources" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|aclr } "NODE_NAME" } } { "../src/uart_transmitter.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_transmitter.v" 42 -1 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_transmitter:transmitter|aclr } "NODE_NAME" } }  } 0 0 "Node %1!s! uses non-global routing resources to route signals to global destination nodes" 0 0 "" 0}
{ "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE_TOP_MSG" "uart_receiver:receiver\|aclr " "Info: Node uart_receiver:receiver\|aclr uses non-global routing resources to route signals to global destination nodes" { { "Info" "IFSAC_FSAC_GLOBAL_CLK_USES_LAB_LINE" "clear uart_receiver:receiver\|myfifo_10:myfifo_u\|scfifo:scfifo_component\|scfifo_nc81:auto_generated\|a_dpfifo_ui81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty " "Info: Port clear -- assigned as a global for destination node uart_receiver:receiver\|myfifo_10:myfifo_u\|scfifo:scfifo_component\|scfifo_nc81:auto_generated\|a_dpfifo_ui81:dpfifo\|a_fefifo_66f:fifo_state\|b_non_empty -- routed using non-global resources" {  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nc81:auto_generated|a_dpfifo_ui81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } } { "db/a_fefifo_66f.tdf" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/db/a_fefifo_66f.tdf" 37 2 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nc81:auto_generated|a_dpfifo_ui81:dpfifo|a_fefifo_66f:fifo_state|b_non_empty } "NODE_NAME" } }  } 0 0 "Port %1!s! -- assigned as a global for destination node %2!s! -- routed using non-global resources" 0 0 "" 0}  } { { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|aclr } "NODE_NAME" } } { "../src/uart_receiver.v" "" { Text "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/src/uart_receiver.v" 29 -1 0 } } { "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/program files/quartus7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { uart_receiver:receiver|aclr } "NODE_NAME" } }  } 0 0 "Node %1!s! uses non-global routing resources to route signals to global destination nodes" 0 0 "" 0}
{ "Info" "IRDB_WROTE_SUPPRESSED_MSGS" "E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/uart_regs.fit.smsg " "Info: Generated suppressed messages file E:/My design/Altera設計文檔/Example-b3-1/uart_regs/dev/uart_regs.fit.smsg" {  } {  } 0 0 "Generated suppressed messages file %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s Quartus II " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "220 " "Info: Allocated 220 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Sat Dec 06 15:07:20 2008 " "Info: Processing ended: Sat Dec 06 15:07:20 2008" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:19 " "Info: Elapsed time: 00:00:19" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
男人的天堂亚洲一区| 色婷婷久久综合| 成人丝袜高跟foot| 欧美色视频在线观看| 国产午夜亚洲精品午夜鲁丝片| 一色屋精品亚洲香蕉网站| 青草国产精品久久久久久| 国产91精品精华液一区二区三区| 欧美三区在线观看| 久久久久久久久久久99999| 夜夜精品浪潮av一区二区三区| 国产麻豆精品在线| 国产精品嫩草久久久久| 久久99精品国产麻豆婷婷洗澡| 91福利在线导航| 亚洲国产激情av| 国产在线精品视频| 日韩一区二区中文字幕| 视频一区欧美精品| 欧美视频精品在线| 一区二区三区欧美久久| 成人免费视频视频| 欧美成人伊人久久综合网| 亚洲v中文字幕| 91高清视频免费看| 亚洲日本成人在线观看| 成人高清av在线| 久久久久久久久久久久久夜| 久久国产精品免费| 日韩免费视频一区二区| 喷水一区二区三区| 欧美精品在线观看一区二区| 性做久久久久久久免费看| 欧美性猛交xxxxxx富婆| 亚洲va韩国va欧美va| 欧美伦理电影网| 免费精品视频最新在线| 欧美α欧美αv大片| 精品一区二区三区在线播放视频 | 久久99热这里只有精品| 51精品久久久久久久蜜臀| 午夜伦理一区二区| 欧美va亚洲va在线观看蝴蝶网| 亚洲午夜电影在线| 欧美日本免费一区二区三区| 天天影视网天天综合色在线播放| 欧美高清激情brazzers| 精品在线观看视频| 国产三级久久久| 91无套直看片红桃| 日韩精彩视频在线观看| 日韩欧美专区在线| 懂色av一区二区在线播放| 国产精品人成在线观看免费| 99久久精品国产麻豆演员表| 亚洲天天做日日做天天谢日日欢 | 国产日韩一级二级三级| 99re这里只有精品首页| 亚洲自拍偷拍av| 欧美电视剧在线看免费| 成人午夜电影网站| 亚洲国产综合色| 日韩欧美国产综合一区| 国内精品视频666| 国产精品欧美一区喷水| 色视频成人在线观看免| 日韩高清国产一区在线| 国产偷国产偷亚洲高清人白洁 | 免费人成在线不卡| 久久久精品天堂| 在线观看国产精品网站| 精品一区二区在线观看| 国产精品久久久久天堂| 欧美日韩高清在线| 成人教育av在线| 亚洲成人av中文| 国产视频一区二区在线| 在线观看91视频| 国产成人精品亚洲777人妖| 一卡二卡欧美日韩| 国产偷国产偷亚洲高清人白洁 | av不卡免费在线观看| 不卡的av在线播放| 男女男精品网站| 亚洲美女少妇撒尿| 欧美r级在线观看| 欧美日韩精品一区二区三区四区 | 欧美大胆一级视频| 91麻豆6部合集magnet| 国产在线不卡一卡二卡三卡四卡| 亚洲精品伦理在线| 国产精品久久久久久久久搜平片 | 精品一二线国产| 亚洲成人综合在线| 亚洲激情自拍视频| 国产精品免费aⅴ片在线观看| 3d成人h动漫网站入口| 在线视频欧美区| 93久久精品日日躁夜夜躁欧美| 蜜臀av亚洲一区中文字幕| 亚洲成人久久影院| 亚洲国产视频直播| 伊人夜夜躁av伊人久久| 亚洲欧美激情插 | 国产成人精品在线看| 美女一区二区三区| 强制捆绑调教一区二区| 奇米色一区二区三区四区| 亚洲成a人v欧美综合天堂下载 | 青娱乐精品视频| 亚洲高清一区二区三区| 亚洲图片有声小说| 亚洲国产日韩精品| 亚洲成人第一页| 日韩专区欧美专区| 蜜臀99久久精品久久久久久软件| 天堂久久一区二区三区| 婷婷丁香激情综合| 美日韩一区二区| 国产一区二区在线观看视频| 国产精品正在播放| 成av人片一区二区| 色婷婷综合久久久久中文一区二区| 91浏览器打开| 欧美日韩一级大片网址| 欧美一区二区视频在线观看| 日韩欧美一区在线观看| 精品久久久久久久人人人人传媒| 久久综合丝袜日本网| 2023国产精品视频| 国产精品毛片高清在线完整版| 国产精品美女久久久久久久| 亚洲欧美日韩电影| 午夜亚洲国产au精品一区二区| 美国十次综合导航| 国产成人亚洲精品青草天美| www.日韩av| 欧美人与z0zoxxxx视频| 精品久久久三级丝袜| 国产精品久久毛片av大全日韩| 一区二区三区久久久| 免费观看91视频大全| 国产不卡一区视频| 欧美色图第一页| 久久理论电影网| 亚洲一线二线三线视频| 狠狠狠色丁香婷婷综合久久五月| 成人小视频免费在线观看| 欧美亚洲动漫另类| 欧美精品一区二区精品网| 一色屋精品亚洲香蕉网站| 手机精品视频在线观看| 国产不卡视频一区| 欧美人牲a欧美精品| 国产精品视频线看| 日韩二区三区四区| 99久久综合国产精品| 日韩一区二区三区在线| 中文字幕日韩av资源站| 六月丁香综合在线视频| 91亚洲国产成人精品一区二区三 | 蜜桃av噜噜一区| 99精品视频中文字幕| 欧美mv日韩mv国产网站| 亚洲女人****多毛耸耸8| 国产又粗又猛又爽又黄91精品| 欧美午夜免费电影| 国产精品婷婷午夜在线观看| 日本欧美一区二区三区乱码| 91原创在线视频| 国产视频一区在线观看| 久久国产乱子精品免费女| 色欧美日韩亚洲| 欧美国产日产图区| 麻豆极品一区二区三区| 欧美色视频在线观看| 日韩理论片在线| 国产成人精品亚洲777人妖| 日韩欧美中文字幕公布| 婷婷综合另类小说色区| 一本色道综合亚洲| 国产精品麻豆一区二区| 国产精品自拍av| 精品sm捆绑视频| 麻豆国产精品视频| 91精品国产手机| 五月天婷婷综合| 在线亚洲一区观看| 一区二区在线看| 色综合久久久久久久久| 国产精品高潮呻吟| 成人黄色一级视频| 国产精品午夜电影| 国产白丝精品91爽爽久久| 国产校园另类小说区| 国产不卡免费视频| 国产精品免费视频一区| av在线一区二区| 自拍偷拍国产亚洲| 一本久道久久综合中文字幕|