亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_regs.map.eqn

?? UART串行通訊FPGA實現
?? EQN
?? 第 1 頁 / 共 5 頁
字號:
--E4_safe_q[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[3]
--operation mode is normal

E4_safe_q[3]_carry_eqn = E4L7;
E4_safe_q[3]_lut_out = E4_safe_q[3] $ (J1L2 & E4_safe_q[3]_carry_eqn);
E4_safe_q[3] = DFFEA(E4_safe_q[3]_lut_out, clk, !C1L93, , , , );


--E4_safe_q[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[2]
--operation mode is arithmetic

E4_safe_q[2]_carry_eqn = E4L5;
E4_safe_q[2]_lut_out = E4_safe_q[2] $ (J1L2 & !E4_safe_q[2]_carry_eqn);
E4_safe_q[2] = DFFEA(E4_safe_q[2]_lut_out, clk, !C1L93, , , , );

--E4L7 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|counter_cell[2]~COUT
--operation mode is arithmetic

E4L7 = CARRY(E4_safe_q[2] & !E4L5);


--E4_safe_q[1] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[1]
--operation mode is arithmetic

E4_safe_q[1]_carry_eqn = E4L3;
E4_safe_q[1]_lut_out = E4_safe_q[1] $ (J1L2 & E4_safe_q[1]_carry_eqn);
E4_safe_q[1] = DFFEA(E4_safe_q[1]_lut_out, clk, !C1L93, , , , );

--E4L5 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|counter_cell[1]~COUT
--operation mode is arithmetic

E4L5 = CARRY(!E4L3 # !E4_safe_q[1]);


--E4_safe_q[0] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[0]
--operation mode is arithmetic

E4_safe_q[0]_lut_out = E4_safe_q[0] $ J1L2;
E4_safe_q[0] = DFFEA(E4_safe_q[0]_lut_out, clk, !C1L93, , , , );

--E4L3 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|counter_cell[0]~COUT
--operation mode is arithmetic

E4L3 = CARRY(E4_safe_q[0]);


--E3_safe_q[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[3]
--operation mode is normal

E3_safe_q[3]_carry_eqn = E3L7;
E3_safe_q[3]_lut_out = E3_safe_q[3] $ (J1L1 & E3_safe_q[3]_carry_eqn);
E3_safe_q[3] = DFFEA(E3_safe_q[3]_lut_out, clk, !C1L93, , , , );


--E3_safe_q[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[2]
--operation mode is arithmetic

E3_safe_q[2]_carry_eqn = E3L5;
E3_safe_q[2]_lut_out = E3_safe_q[2] $ (J1L1 & !E3_safe_q[2]_carry_eqn);
E3_safe_q[2] = DFFEA(E3_safe_q[2]_lut_out, clk, !C1L93, , , , );

--E3L7 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|counter_cell[2]~COUT
--operation mode is arithmetic

E3L7 = CARRY(E3_safe_q[2] & !E3L5);


--E3_safe_q[1] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[1]
--operation mode is arithmetic

E3_safe_q[1]_carry_eqn = E3L3;
E3_safe_q[1]_lut_out = E3_safe_q[1] $ (J1L1 & E3_safe_q[1]_carry_eqn);
E3_safe_q[1] = DFFEA(E3_safe_q[1]_lut_out, clk, !C1L93, , , , );

--E3L5 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|counter_cell[1]~COUT
--operation mode is arithmetic

E3L5 = CARRY(!E3L3 # !E3_safe_q[1]);


--E3_safe_q[0] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[0]
--operation mode is arithmetic

E3_safe_q[0]_lut_out = E3_safe_q[0] $ J1L1;
E3_safe_q[0] = DFFEA(E3_safe_q[0]_lut_out, clk, !C1L93, , , , );

--E3L3 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|counter_cell[0]~COUT
--operation mode is arithmetic

E3L3 = CARRY(E3_safe_q[0]);


--M1_q_b[0] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[0]
M1_q_b[0]_PORT_A_data_in = C1_rf_data_in[0];
M1_q_b[0]_PORT_A_data_in_reg = DFFE(M1_q_b[0]_PORT_A_data_in, M1_q_b[0]_clock_0, , , );
M1_q_b[0]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[0]_PORT_A_address_reg = DFFE(M1_q_b[0]_PORT_A_address, M1_q_b[0]_clock_0, , , );
M1_q_b[0]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[0]_PORT_B_address_reg = DFFE(M1_q_b[0]_PORT_B_address, M1_q_b[0]_clock_1, , , M1_q_b[0]_clock_enable_1);
M1_q_b[0]_PORT_A_write_enable = J1L2;
M1_q_b[0]_PORT_A_write_enable_reg = DFFE(M1_q_b[0]_PORT_A_write_enable, M1_q_b[0]_clock_0, , , );
M1_q_b[0]_PORT_B_read_enable = VCC;
M1_q_b[0]_PORT_B_read_enable_reg = DFFE(M1_q_b[0]_PORT_B_read_enable, M1_q_b[0]_clock_1, , , M1_q_b[0]_clock_enable_1);
M1_q_b[0]_clock_0 = clk;
M1_q_b[0]_clock_1 = clk;
M1_q_b[0]_clock_enable_1 = J1L1;
M1_q_b[0]_PORT_B_data_out = MEMORY(M1_q_b[0]_PORT_A_data_in_reg, , M1_q_b[0]_PORT_A_address_reg, M1_q_b[0]_PORT_B_address_reg, M1_q_b[0]_PORT_A_write_enable_reg, M1_q_b[0]_PORT_B_read_enable_reg, , , M1_q_b[0]_clock_0, M1_q_b[0]_clock_1, , M1_q_b[0]_clock_enable_1, , );
M1_q_b[0] = M1_q_b[0]_PORT_B_data_out[0];


--M1_q_b[1] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[1]
M1_q_b[1]_PORT_A_data_in = C1_rf_data_in[1];
M1_q_b[1]_PORT_A_data_in_reg = DFFE(M1_q_b[1]_PORT_A_data_in, M1_q_b[1]_clock_0, , , );
M1_q_b[1]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[1]_PORT_A_address_reg = DFFE(M1_q_b[1]_PORT_A_address, M1_q_b[1]_clock_0, , , );
M1_q_b[1]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[1]_PORT_B_address_reg = DFFE(M1_q_b[1]_PORT_B_address, M1_q_b[1]_clock_1, , , M1_q_b[1]_clock_enable_1);
M1_q_b[1]_PORT_A_write_enable = J1L2;
M1_q_b[1]_PORT_A_write_enable_reg = DFFE(M1_q_b[1]_PORT_A_write_enable, M1_q_b[1]_clock_0, , , );
M1_q_b[1]_PORT_B_read_enable = VCC;
M1_q_b[1]_PORT_B_read_enable_reg = DFFE(M1_q_b[1]_PORT_B_read_enable, M1_q_b[1]_clock_1, , , M1_q_b[1]_clock_enable_1);
M1_q_b[1]_clock_0 = clk;
M1_q_b[1]_clock_1 = clk;
M1_q_b[1]_clock_enable_1 = J1L1;
M1_q_b[1]_PORT_B_data_out = MEMORY(M1_q_b[1]_PORT_A_data_in_reg, , M1_q_b[1]_PORT_A_address_reg, M1_q_b[1]_PORT_B_address_reg, M1_q_b[1]_PORT_A_write_enable_reg, M1_q_b[1]_PORT_B_read_enable_reg, , , M1_q_b[1]_clock_0, M1_q_b[1]_clock_1, , M1_q_b[1]_clock_enable_1, , );
M1_q_b[1] = M1_q_b[1]_PORT_B_data_out[0];


--M1_q_b[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[2]
M1_q_b[2]_PORT_A_data_in = C1_rf_data_in[2];
M1_q_b[2]_PORT_A_data_in_reg = DFFE(M1_q_b[2]_PORT_A_data_in, M1_q_b[2]_clock_0, , , );
M1_q_b[2]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[2]_PORT_A_address_reg = DFFE(M1_q_b[2]_PORT_A_address, M1_q_b[2]_clock_0, , , );
M1_q_b[2]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[2]_PORT_B_address_reg = DFFE(M1_q_b[2]_PORT_B_address, M1_q_b[2]_clock_1, , , M1_q_b[2]_clock_enable_1);
M1_q_b[2]_PORT_A_write_enable = J1L2;
M1_q_b[2]_PORT_A_write_enable_reg = DFFE(M1_q_b[2]_PORT_A_write_enable, M1_q_b[2]_clock_0, , , );
M1_q_b[2]_PORT_B_read_enable = VCC;
M1_q_b[2]_PORT_B_read_enable_reg = DFFE(M1_q_b[2]_PORT_B_read_enable, M1_q_b[2]_clock_1, , , M1_q_b[2]_clock_enable_1);
M1_q_b[2]_clock_0 = clk;
M1_q_b[2]_clock_1 = clk;
M1_q_b[2]_clock_enable_1 = J1L1;
M1_q_b[2]_PORT_B_data_out = MEMORY(M1_q_b[2]_PORT_A_data_in_reg, , M1_q_b[2]_PORT_A_address_reg, M1_q_b[2]_PORT_B_address_reg, M1_q_b[2]_PORT_A_write_enable_reg, M1_q_b[2]_PORT_B_read_enable_reg, , , M1_q_b[2]_clock_0, M1_q_b[2]_clock_1, , M1_q_b[2]_clock_enable_1, , );
M1_q_b[2] = M1_q_b[2]_PORT_B_data_out[0];


--M1_q_b[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[3]
M1_q_b[3]_PORT_A_data_in = C1_rf_data_in[3];
M1_q_b[3]_PORT_A_data_in_reg = DFFE(M1_q_b[3]_PORT_A_data_in, M1_q_b[3]_clock_0, , , );
M1_q_b[3]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[3]_PORT_A_address_reg = DFFE(M1_q_b[3]_PORT_A_address, M1_q_b[3]_clock_0, , , );
M1_q_b[3]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[3]_PORT_B_address_reg = DFFE(M1_q_b[3]_PORT_B_address, M1_q_b[3]_clock_1, , , M1_q_b[3]_clock_enable_1);
M1_q_b[3]_PORT_A_write_enable = J1L2;
M1_q_b[3]_PORT_A_write_enable_reg = DFFE(M1_q_b[3]_PORT_A_write_enable, M1_q_b[3]_clock_0, , , );
M1_q_b[3]_PORT_B_read_enable = VCC;
M1_q_b[3]_PORT_B_read_enable_reg = DFFE(M1_q_b[3]_PORT_B_read_enable, M1_q_b[3]_clock_1, , , M1_q_b[3]_clock_enable_1);
M1_q_b[3]_clock_0 = clk;
M1_q_b[3]_clock_1 = clk;
M1_q_b[3]_clock_enable_1 = J1L1;
M1_q_b[3]_PORT_B_data_out = MEMORY(M1_q_b[3]_PORT_A_data_in_reg, , M1_q_b[3]_PORT_A_address_reg, M1_q_b[3]_PORT_B_address_reg, M1_q_b[3]_PORT_A_write_enable_reg, M1_q_b[3]_PORT_B_read_enable_reg, , , M1_q_b[3]_clock_0, M1_q_b[3]_clock_1, , M1_q_b[3]_clock_enable_1, , );
M1_q_b[3] = M1_q_b[3]_PORT_B_data_out[0];


--M1_q_b[4] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[4]
M1_q_b[4]_PORT_A_data_in = C1_rf_data_in[4];
M1_q_b[4]_PORT_A_data_in_reg = DFFE(M1_q_b[4]_PORT_A_data_in, M1_q_b[4]_clock_0, , , );
M1_q_b[4]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[4]_PORT_A_address_reg = DFFE(M1_q_b[4]_PORT_A_address, M1_q_b[4]_clock_0, , , );
M1_q_b[4]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[4]_PORT_B_address_reg = DFFE(M1_q_b[4]_PORT_B_address, M1_q_b[4]_clock_1, , , M1_q_b[4]_clock_enable_1);
M1_q_b[4]_PORT_A_write_enable = J1L2;
M1_q_b[4]_PORT_A_write_enable_reg = DFFE(M1_q_b[4]_PORT_A_write_enable, M1_q_b[4]_clock_0, , , );
M1_q_b[4]_PORT_B_read_enable = VCC;
M1_q_b[4]_PORT_B_read_enable_reg = DFFE(M1_q_b[4]_PORT_B_read_enable, M1_q_b[4]_clock_1, , , M1_q_b[4]_clock_enable_1);
M1_q_b[4]_clock_0 = clk;
M1_q_b[4]_clock_1 = clk;
M1_q_b[4]_clock_enable_1 = J1L1;
M1_q_b[4]_PORT_B_data_out = MEMORY(M1_q_b[4]_PORT_A_data_in_reg, , M1_q_b[4]_PORT_A_address_reg, M1_q_b[4]_PORT_B_address_reg, M1_q_b[4]_PORT_A_write_enable_reg, M1_q_b[4]_PORT_B_read_enable_reg, , , M1_q_b[4]_clock_0, M1_q_b[4]_clock_1, , M1_q_b[4]_clock_enable_1, , );
M1_q_b[4] = M1_q_b[4]_PORT_B_data_out[0];


--M1_q_b[5] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[5]
M1_q_b[5]_PORT_A_data_in = C1_rf_data_in[5];
M1_q_b[5]_PORT_A_data_in_reg = DFFE(M1_q_b[5]_PORT_A_data_in, M1_q_b[5]_clock_0, , , );
M1_q_b[5]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[5]_PORT_A_address_reg = DFFE(M1_q_b[5]_PORT_A_address, M1_q_b[5]_clock_0, , , );
M1_q_b[5]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[5]_PORT_B_address_reg = DFFE(M1_q_b[5]_PORT_B_address, M1_q_b[5]_clock_1, , , M1_q_b[5]_clock_enable_1);
M1_q_b[5]_PORT_A_write_enable = J1L2;
M1_q_b[5]_PORT_A_write_enable_reg = DFFE(M1_q_b[5]_PORT_A_write_enable, M1_q_b[5]_clock_0, , , );
M1_q_b[5]_PORT_B_read_enable = VCC;
M1_q_b[5]_PORT_B_read_enable_reg = DFFE(M1_q_b[5]_PORT_B_read_enable, M1_q_b[5]_clock_1, , , M1_q_b[5]_clock_enable_1);
M1_q_b[5]_clock_0 = clk;
M1_q_b[5]_clock_1 = clk;
M1_q_b[5]_clock_enable_1 = J1L1;
M1_q_b[5]_PORT_B_data_out = MEMORY(M1_q_b[5]_PORT_A_data_in_reg, , M1_q_b[5]_PORT_A_address_reg, M1_q_b[5]_PORT_B_address_reg, M1_q_b[5]_PORT_A_write_enable_reg, M1_q_b[5]_PORT_B_read_enable_reg, , , M1_q_b[5]_clock_0, M1_q_b[5]_clock_1, , M1_q_b[5]_clock_enable_1, , );
M1_q_b[5] = M1_q_b[5]_PORT_B_data_out[0];


--M1_q_b[6] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[6]
M1_q_b[6]_PORT_A_data_in = C1_rf_data_in[6];
M1_q_b[6]_PORT_A_data_in_reg = DFFE(M1_q_b[6]_PORT_A_data_in, M1_q_b[6]_clock_0, , , );
M1_q_b[6]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[6]_PORT_A_address_reg = DFFE(M1_q_b[6]_PORT_A_address, M1_q_b[6]_clock_0, , , );
M1_q_b[6]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[6]_PORT_B_address_reg = DFFE(M1_q_b[6]_PORT_B_address, M1_q_b[6]_clock_1, , , M1_q_b[6]_clock_enable_1);
M1_q_b[6]_PORT_A_write_enable = J1L2;
M1_q_b[6]_PORT_A_write_enable_reg = DFFE(M1_q_b[6]_PORT_A_write_enable, M1_q_b[6]_clock_0, , , );
M1_q_b[6]_PORT_B_read_enable = VCC;
M1_q_b[6]_PORT_B_read_enable_reg = DFFE(M1_q_b[6]_PORT_B_read_enable, M1_q_b[6]_clock_1, , , M1_q_b[6]_clock_enable_1);
M1_q_b[6]_clock_0 = clk;
M1_q_b[6]_clock_1 = clk;
M1_q_b[6]_clock_enable_1 = J1L1;
M1_q_b[6]_PORT_B_data_out = MEMORY(M1_q_b[6]_PORT_A_data_in_reg, , M1_q_b[6]_PORT_A_address_reg, M1_q_b[6]_PORT_B_address_reg, M1_q_b[6]_PORT_A_write_enable_reg, M1_q_b[6]_PORT_B_read_enable_reg, , , M1_q_b[6]_clock_0, M1_q_b[6]_clock_1, , M1_q_b[6]_clock_enable_1, , );
M1_q_b[6] = M1_q_b[6]_PORT_B_data_out[0];


--M1_q_b[7] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[7]
M1_q_b[7]_PORT_A_data_in = C1_rf_data_in[7];
M1_q_b[7]_PORT_A_data_in_reg = DFFE(M1_q_b[7]_PORT_A_data_in, M1_q_b[7]_clock_0, , , );
M1_q_b[7]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[7]_PORT_A_address_reg = DFFE(M1_q_b[7]_PORT_A_address, M1_q_b[7]_clock_0, , , );
M1_q_b[7]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[7]_PORT_B_address_reg = DFFE(M1_q_b[7]_PORT_B_address, M1_q_b[7]_clock_1, , , M1_q_b[7]_clock_enable_1);
M1_q_b[7]_PORT_A_write_enable = J1L2;
M1_q_b[7]_PORT_A_write_enable_reg = DFFE(M1_q_b[7]_PORT_A_write_enable, M1_q_b[7]_clock_0, , , );
M1_q_b[7]_PORT_B_read_enable = VCC;
M1_q_b[7]_PORT_B_read_enable_reg = DFFE(M1_q_b[7]_PORT_B_read_enable, M1_q_b[7]_clock_1, , , M1_q_b[7]_clock_enable_1);
M1_q_b[7]_clock_0 = clk;
M1_q_b[7]_clock_1 = clk;
M1_q_b[7]_clock_enable_1 = J1L1;
M1_q_b[7]_PORT_B_data_out = MEMORY(M1_q_b[7]_PORT_A_data_in_reg, , M1_q_b[7]_PORT_A_address_reg, M1_q_b[7]_PORT_B_address_reg, M1_q_b[7]_PORT_A_write_enable_reg, M1_q_b[7]_PORT_B_read_enable_reg, , , M1_q_b[7]_clock_0, M1_q_b[7]_clock_1, , M1_q_b[7]_clock_enable_1, , );
M1_q_b[7] = M1_q_b[7]_PORT_B_data_out[0];


--M1_q_b[8] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[8]
M1_q_b[8]_PORT_A_data_in = C1_rf_data_in[8];
M1_q_b[8]_PORT_A_data_in_reg = DFFE(M1_q_b[8]_PORT_A_data_in, M1_q_b[8]_clock_0, , , );
M1_q_b[8]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[8]_PORT_A_address_reg = DFFE(M1_q_b[8]_PORT_A_address, M1_q_b[8]_clock_0, , , );
M1_q_b[8]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[8]_PORT_B_address_reg = DFFE(M1_q_b[8]_PORT_B_address, M1_q_b[8]_clock_1, , , M1_q_b[8]_clock_enable_1);
M1_q_b[8]_PORT_A_write_enable = J1L2;
M1_q_b[8]_PORT_A_write_enable_reg = DFFE(M1_q_b[8]_PORT_A_write_enable, M1_q_b[8]_clock_0, , , );
M1_q_b[8]_PORT_B_read_enable = VCC;
M1_q_b[8]_PORT_B_read_enable_reg = DFFE(M1_q_b[8]_PORT_B_read_enable, M1_q_b[8]_clock_1, , , M1_q_b[8]_clock_enable_1);
M1_q_b[8]_clock_0 = clk;
M1_q_b[8]_clock_1 = clk;
M1_q_b[8]_clock_enable_1 = J1L1;
M1_q_b[8]_PORT_B_data_out = MEMORY(M1_q_b[8]_PORT_A_data_in_reg, , M1_q_b[8]_PORT_A_address_reg, M1_q_b[8]_PORT_B_address_reg, M1_q_b[8]_PORT_A_write_enable_reg, M1_q_b[8]_PORT_B_read_enable_reg, , , M1_q_b[8]_clock_0, M1_q_b[8]_clock_1, , M1_q_b[8]_clock_enable_1, , );
M1_q_b[8] = M1_q_b[8]_PORT_B_data_out[0];


--M1_q_b[9] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[9]
M1_q_b[9]_PORT_A_data_in = C1_rf_data_in[9];
M1_q_b[9]_PORT_A_data_in_reg = DFFE(M1_q_b[9]_PORT_A_data_in, M1_q_b[9]_clock_0, , , );
M1_q_b[9]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[9]_PORT_A_address_reg = DFFE(M1_q_b[9]_PORT_A_address, M1_q_b[9]_clock_0, , , );
M1_q_b[9]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[9]_PORT_B_address_reg = DFFE(M1_q_b[9]_PORT_B_address, M1_q_b[9]_clock_1, , , M1_q_b[9]_clock_enable_1);
M1_q_b[9]_PORT_A_write_enable = J1L2;
M1_q_b[9]_PORT_A_write_enable_reg = DFFE(M1_q_b[9]_PORT_A_write_enable, M1_q_b[9]_clock_0, , , );
M1_q_b[9]_PORT_B_read_enable = VCC;
M1_q_b[9]_PORT_B_read_enable_reg = DFFE(M1_q_b[9]_PORT_B_read_enable, M1_q_b[9]_clock_1, , , M1_q_b[9]_clock_enable_1);
M1_q_b[9]_clock_0 = clk;
M1_q_b[9]_clock_1 = clk;
M1_q_b[9]_clock_enable_1 = J1L1;
M1_q_b[9]_PORT_B_data_out = MEMORY(M1_q_b[9]_PORT_A_data_in_reg, , M1_q_b[9]_PORT_A_address_reg, M1_q_b[9]_PORT_B_address_reg, M1_q_b[9]_PORT_A_write_enable_reg, M1_q_b[9]_PORT_B_read_enable_reg, , , M1_q_b[9]_clock_0, M1_q_b[9]_clock_1, , M1_q_b[9]_clock_enable_1, , );
M1_q_b[9] = M1_q_b[9]_PORT_B_data_out[0];


--E2_safe_q[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|a_fefifo_qve:fifo_state|lpm_counter:count_usedw|alt_counter_stratix:wysi_counter|safe_q[3]
--operation mode is normal

E2_safe_q[3]_carry_eqn = E2L7;
E2_safe_q[3]_lut_out = E2_safe_q[3] $ E2_safe_q[3]_carry_eqn;
E2_safe_q[3] = DFFEA(E2_safe_q[3]_lut_out, clk, !C1L93, , K1L1, , );


--E2_safe_q[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|a_fefifo_qve:fifo_state|lpm_counter:count_usedw|alt_counter_stratix:wysi_counter|safe_q[2]
--operation mode is arithmetic

E2_safe_q[2]_carry_eqn = E2L5;
E2_safe_q[2]_lut_out = E2_safe_q[2] $ !E2_safe_q[2]_carry_eqn;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品精品亚洲| 日本中文一区二区三区| 午夜欧美电影在线观看| 国产又黄又大久久| 色综合久久99| www国产成人免费观看视频 深夜成人网| 国产精品理伦片| 美女在线观看视频一区二区| 日本久久一区二区三区| 国产清纯白嫩初高生在线观看91| 日精品一区二区| 99免费精品视频| 国产日韩v精品一区二区| 日日摸夜夜添夜夜添精品视频| 99视频一区二区三区| 亚洲精品一区二区三区蜜桃下载 | 欧美一区二区三区成人| 亚洲女爱视频在线| 不卡一区二区中文字幕| 日韩欧美在线影院| 午夜免费欧美电影| 麻豆91在线看| 亚洲国产美女搞黄色| 在线一区二区三区四区| 国产婷婷一区二区| 极品尤物av久久免费看| 制服丝袜中文字幕一区| 亚洲综合999| 色94色欧美sute亚洲线路一久| 中文成人av在线| 成人丝袜视频网| 国产精品国产三级国产普通话99 | 国产伦精品一区二区三区免费迷 | 中文字幕一区二区三区蜜月| 亚洲国产中文字幕| 天天操天天色综合| 欧美成人video| 美女任你摸久久| 欧美一区二区三区在线观看| 日韩电影在线免费| 日韩精品一区在线观看| 三级在线观看一区二区| 在线不卡的av| 精品一区二区三区在线观看| 久久婷婷国产综合精品青草| 国产成人精品亚洲日本在线桃色| 欧美激情中文不卡| 色综合久久中文综合久久牛| 亚洲午夜免费福利视频| 这里只有精品视频在线观看| 另类小说综合欧美亚洲| 国产欧美日韩激情| 日本精品视频一区二区三区| 亚洲成人精品在线观看| 日韩三级视频在线观看| 国产精品一区二区果冻传媒| 国产精品福利一区二区三区| 在线观看国产日韩| 免费日韩伦理电影| 国产精品美女久久久久久久久| 91热门视频在线观看| 亚洲国产欧美一区二区三区丁香婷| 欧美一区二区三区婷婷月色| 国产精品香蕉一区二区三区| 亚洲精品福利视频网站| 欧美日韩国产大片| 国产美女一区二区三区| 一区二区三区中文字幕| 日韩一区二区视频在线观看| 国产成人自拍高清视频在线免费播放| 亚洲精品久久嫩草网站秘色| 日韩欧美你懂的| 91丨九色porny丨蝌蚪| 久久国产精品色| 亚洲欧美在线另类| 欧美一卡二卡三卡四卡| 不卡av免费在线观看| 男女男精品视频网| 亚洲精品一卡二卡| 久久尤物电影视频在线观看| 色婷婷综合五月| 蜜桃在线一区二区三区| 亚洲精品欧美综合四区| 日韩午夜激情av| 一本久久精品一区二区| 国产呦精品一区二区三区网站| 亚洲综合无码一区二区| 日本一区二区三区久久久久久久久不| 在线成人小视频| 欧美在线不卡一区| 高清在线观看日韩| 免费成人在线网站| **欧美大码日韩| 久久久久久99久久久精品网站| 在线电影一区二区三区| 欧美四级电影在线观看| 99久久久免费精品国产一区二区| 精品一区二区三区视频| 奇米精品一区二区三区在线观看 | 欧美一级专区免费大片| 91亚洲国产成人精品一区二三| 精品亚洲porn| 免费一级片91| 日本最新不卡在线| 天天综合网天天综合色| 亚洲一区二区三区中文字幕在线| 久久综合狠狠综合久久激情| 精品理论电影在线| 日韩一级高清毛片| 欧美一卡二卡三卡四卡| 欧美日韩国产片| 欧美三级电影网站| 欧美天堂一区二区三区| 欧美午夜影院一区| 欧美精品在线一区二区三区| 欧美日产在线观看| 6080亚洲精品一区二区| 91麻豆精品国产91久久久更新时间| 精品视频在线视频| 欧美一区二区三区四区在线观看 | 欧美影片第一页| 欧美日韩在线播放三区四区| 欧美精品三级日韩久久| 欧美一区二区福利视频| 欧美精品一区二区高清在线观看| 欧美成人激情免费网| 国产丝袜在线精品| 亚洲欧美自拍偷拍色图| 亚洲国产成人高清精品| 奇米综合一区二区三区精品视频| 蜜桃久久久久久久| 国产精品影视网| 91丨porny丨蝌蚪视频| 图片区小说区国产精品视频| 国产美女视频91| 在线电影院国产精品| 国产精品1024| 99re热这里只有精品免费视频| 在线观看亚洲专区| 日韩三级伦理片妻子的秘密按摩| 久久久久久久久久美女| 国产精品福利一区二区| 午夜在线电影亚洲一区| 久久av资源网| jlzzjlzz亚洲女人18| 777亚洲妇女| 国产亚洲视频系列| 一级日本不卡的影视| 美女脱光内衣内裤视频久久影院| 国产福利一区在线观看| 色999日韩国产欧美一区二区| 欧美一区二区播放| 亚洲欧美一区二区在线观看| 视频一区二区三区入口| 成人黄色777网| 91.com视频| 亚洲国产日日夜夜| 韩日av一区二区| 色婷婷久久久亚洲一区二区三区 | 精品久久一二三区| 亚洲视频在线观看三级| 蜜桃视频免费观看一区| 成人av影视在线观看| 欧美精品第1页| 亚洲欧洲一区二区在线播放| 免费欧美高清视频| 色999日韩国产欧美一区二区| 久久看人人爽人人| 天天色天天操综合| 日本精品免费观看高清观看| 国产女主播在线一区二区| 天堂va蜜桃一区二区三区 | 亚洲免费观看高清完整版在线| 日韩av电影一区| 国产亚洲欧美一级| 国产亚洲欧洲997久久综合| 偷拍自拍另类欧美| 色婷婷激情综合| 欧美国产日韩亚洲一区| 老汉av免费一区二区三区| 在线影视一区二区三区| 国产视频一区在线播放| 久久99精品国产| 91精品国产黑色紧身裤美女| 亚洲精品久久嫩草网站秘色| 国产99精品国产| 久久先锋影音av| 久久99国产精品麻豆| 欧美精品自拍偷拍| 午夜精品久久久久久久99水蜜桃| 色琪琪一区二区三区亚洲区| 国产精品久久久久影院亚瑟| 国内精品视频一区二区三区八戒| 日韩一区二区三区高清免费看看| 一区二区三区 在线观看视频 | 国产精品狼人久久影院观看方式| 国产综合成人久久大片91| 欧美成人在线直播| 激情久久五月天| 久久综合九色综合欧美98|