亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? uart_regs.map.eqn

?? UART串行通訊FPGA實(shí)現(xiàn)
?? EQN
?? 第 1 頁(yè) / 共 5 頁(yè)
字號(hào):
--E4_safe_q[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[3]
--operation mode is normal

E4_safe_q[3]_carry_eqn = E4L7;
E4_safe_q[3]_lut_out = E4_safe_q[3] $ (J1L2 & E4_safe_q[3]_carry_eqn);
E4_safe_q[3] = DFFEA(E4_safe_q[3]_lut_out, clk, !C1L93, , , , );


--E4_safe_q[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[2]
--operation mode is arithmetic

E4_safe_q[2]_carry_eqn = E4L5;
E4_safe_q[2]_lut_out = E4_safe_q[2] $ (J1L2 & !E4_safe_q[2]_carry_eqn);
E4_safe_q[2] = DFFEA(E4_safe_q[2]_lut_out, clk, !C1L93, , , , );

--E4L7 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|counter_cell[2]~COUT
--operation mode is arithmetic

E4L7 = CARRY(E4_safe_q[2] & !E4L5);


--E4_safe_q[1] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[1]
--operation mode is arithmetic

E4_safe_q[1]_carry_eqn = E4L3;
E4_safe_q[1]_lut_out = E4_safe_q[1] $ (J1L2 & E4_safe_q[1]_carry_eqn);
E4_safe_q[1] = DFFEA(E4_safe_q[1]_lut_out, clk, !C1L93, , , , );

--E4L5 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|counter_cell[1]~COUT
--operation mode is arithmetic

E4L5 = CARRY(!E4L3 # !E4_safe_q[1]);


--E4_safe_q[0] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|safe_q[0]
--operation mode is arithmetic

E4_safe_q[0]_lut_out = E4_safe_q[0] $ J1L2;
E4_safe_q[0] = DFFEA(E4_safe_q[0]_lut_out, clk, !C1L93, , , , );

--E4L3 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:wr_ptr|alt_counter_stratix:wysi_counter|counter_cell[0]~COUT
--operation mode is arithmetic

E4L3 = CARRY(E4_safe_q[0]);


--E3_safe_q[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[3]
--operation mode is normal

E3_safe_q[3]_carry_eqn = E3L7;
E3_safe_q[3]_lut_out = E3_safe_q[3] $ (J1L1 & E3_safe_q[3]_carry_eqn);
E3_safe_q[3] = DFFEA(E3_safe_q[3]_lut_out, clk, !C1L93, , , , );


--E3_safe_q[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[2]
--operation mode is arithmetic

E3_safe_q[2]_carry_eqn = E3L5;
E3_safe_q[2]_lut_out = E3_safe_q[2] $ (J1L1 & !E3_safe_q[2]_carry_eqn);
E3_safe_q[2] = DFFEA(E3_safe_q[2]_lut_out, clk, !C1L93, , , , );

--E3L7 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|counter_cell[2]~COUT
--operation mode is arithmetic

E3L7 = CARRY(E3_safe_q[2] & !E3L5);


--E3_safe_q[1] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[1]
--operation mode is arithmetic

E3_safe_q[1]_carry_eqn = E3L3;
E3_safe_q[1]_lut_out = E3_safe_q[1] $ (J1L1 & E3_safe_q[1]_carry_eqn);
E3_safe_q[1] = DFFEA(E3_safe_q[1]_lut_out, clk, !C1L93, , , , );

--E3L5 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|counter_cell[1]~COUT
--operation mode is arithmetic

E3L5 = CARRY(!E3L3 # !E3_safe_q[1]);


--E3_safe_q[0] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|safe_q[0]
--operation mode is arithmetic

E3_safe_q[0]_lut_out = E3_safe_q[0] $ J1L1;
E3_safe_q[0] = DFFEA(E3_safe_q[0]_lut_out, clk, !C1L93, , , , );

--E3L3 is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|lpm_counter:rd_ptr_count|alt_counter_stratix:wysi_counter|counter_cell[0]~COUT
--operation mode is arithmetic

E3L3 = CARRY(E3_safe_q[0]);


--M1_q_b[0] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[0]
M1_q_b[0]_PORT_A_data_in = C1_rf_data_in[0];
M1_q_b[0]_PORT_A_data_in_reg = DFFE(M1_q_b[0]_PORT_A_data_in, M1_q_b[0]_clock_0, , , );
M1_q_b[0]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[0]_PORT_A_address_reg = DFFE(M1_q_b[0]_PORT_A_address, M1_q_b[0]_clock_0, , , );
M1_q_b[0]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[0]_PORT_B_address_reg = DFFE(M1_q_b[0]_PORT_B_address, M1_q_b[0]_clock_1, , , M1_q_b[0]_clock_enable_1);
M1_q_b[0]_PORT_A_write_enable = J1L2;
M1_q_b[0]_PORT_A_write_enable_reg = DFFE(M1_q_b[0]_PORT_A_write_enable, M1_q_b[0]_clock_0, , , );
M1_q_b[0]_PORT_B_read_enable = VCC;
M1_q_b[0]_PORT_B_read_enable_reg = DFFE(M1_q_b[0]_PORT_B_read_enable, M1_q_b[0]_clock_1, , , M1_q_b[0]_clock_enable_1);
M1_q_b[0]_clock_0 = clk;
M1_q_b[0]_clock_1 = clk;
M1_q_b[0]_clock_enable_1 = J1L1;
M1_q_b[0]_PORT_B_data_out = MEMORY(M1_q_b[0]_PORT_A_data_in_reg, , M1_q_b[0]_PORT_A_address_reg, M1_q_b[0]_PORT_B_address_reg, M1_q_b[0]_PORT_A_write_enable_reg, M1_q_b[0]_PORT_B_read_enable_reg, , , M1_q_b[0]_clock_0, M1_q_b[0]_clock_1, , M1_q_b[0]_clock_enable_1, , );
M1_q_b[0] = M1_q_b[0]_PORT_B_data_out[0];


--M1_q_b[1] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[1]
M1_q_b[1]_PORT_A_data_in = C1_rf_data_in[1];
M1_q_b[1]_PORT_A_data_in_reg = DFFE(M1_q_b[1]_PORT_A_data_in, M1_q_b[1]_clock_0, , , );
M1_q_b[1]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[1]_PORT_A_address_reg = DFFE(M1_q_b[1]_PORT_A_address, M1_q_b[1]_clock_0, , , );
M1_q_b[1]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[1]_PORT_B_address_reg = DFFE(M1_q_b[1]_PORT_B_address, M1_q_b[1]_clock_1, , , M1_q_b[1]_clock_enable_1);
M1_q_b[1]_PORT_A_write_enable = J1L2;
M1_q_b[1]_PORT_A_write_enable_reg = DFFE(M1_q_b[1]_PORT_A_write_enable, M1_q_b[1]_clock_0, , , );
M1_q_b[1]_PORT_B_read_enable = VCC;
M1_q_b[1]_PORT_B_read_enable_reg = DFFE(M1_q_b[1]_PORT_B_read_enable, M1_q_b[1]_clock_1, , , M1_q_b[1]_clock_enable_1);
M1_q_b[1]_clock_0 = clk;
M1_q_b[1]_clock_1 = clk;
M1_q_b[1]_clock_enable_1 = J1L1;
M1_q_b[1]_PORT_B_data_out = MEMORY(M1_q_b[1]_PORT_A_data_in_reg, , M1_q_b[1]_PORT_A_address_reg, M1_q_b[1]_PORT_B_address_reg, M1_q_b[1]_PORT_A_write_enable_reg, M1_q_b[1]_PORT_B_read_enable_reg, , , M1_q_b[1]_clock_0, M1_q_b[1]_clock_1, , M1_q_b[1]_clock_enable_1, , );
M1_q_b[1] = M1_q_b[1]_PORT_B_data_out[0];


--M1_q_b[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[2]
M1_q_b[2]_PORT_A_data_in = C1_rf_data_in[2];
M1_q_b[2]_PORT_A_data_in_reg = DFFE(M1_q_b[2]_PORT_A_data_in, M1_q_b[2]_clock_0, , , );
M1_q_b[2]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[2]_PORT_A_address_reg = DFFE(M1_q_b[2]_PORT_A_address, M1_q_b[2]_clock_0, , , );
M1_q_b[2]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[2]_PORT_B_address_reg = DFFE(M1_q_b[2]_PORT_B_address, M1_q_b[2]_clock_1, , , M1_q_b[2]_clock_enable_1);
M1_q_b[2]_PORT_A_write_enable = J1L2;
M1_q_b[2]_PORT_A_write_enable_reg = DFFE(M1_q_b[2]_PORT_A_write_enable, M1_q_b[2]_clock_0, , , );
M1_q_b[2]_PORT_B_read_enable = VCC;
M1_q_b[2]_PORT_B_read_enable_reg = DFFE(M1_q_b[2]_PORT_B_read_enable, M1_q_b[2]_clock_1, , , M1_q_b[2]_clock_enable_1);
M1_q_b[2]_clock_0 = clk;
M1_q_b[2]_clock_1 = clk;
M1_q_b[2]_clock_enable_1 = J1L1;
M1_q_b[2]_PORT_B_data_out = MEMORY(M1_q_b[2]_PORT_A_data_in_reg, , M1_q_b[2]_PORT_A_address_reg, M1_q_b[2]_PORT_B_address_reg, M1_q_b[2]_PORT_A_write_enable_reg, M1_q_b[2]_PORT_B_read_enable_reg, , , M1_q_b[2]_clock_0, M1_q_b[2]_clock_1, , M1_q_b[2]_clock_enable_1, , );
M1_q_b[2] = M1_q_b[2]_PORT_B_data_out[0];


--M1_q_b[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[3]
M1_q_b[3]_PORT_A_data_in = C1_rf_data_in[3];
M1_q_b[3]_PORT_A_data_in_reg = DFFE(M1_q_b[3]_PORT_A_data_in, M1_q_b[3]_clock_0, , , );
M1_q_b[3]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[3]_PORT_A_address_reg = DFFE(M1_q_b[3]_PORT_A_address, M1_q_b[3]_clock_0, , , );
M1_q_b[3]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[3]_PORT_B_address_reg = DFFE(M1_q_b[3]_PORT_B_address, M1_q_b[3]_clock_1, , , M1_q_b[3]_clock_enable_1);
M1_q_b[3]_PORT_A_write_enable = J1L2;
M1_q_b[3]_PORT_A_write_enable_reg = DFFE(M1_q_b[3]_PORT_A_write_enable, M1_q_b[3]_clock_0, , , );
M1_q_b[3]_PORT_B_read_enable = VCC;
M1_q_b[3]_PORT_B_read_enable_reg = DFFE(M1_q_b[3]_PORT_B_read_enable, M1_q_b[3]_clock_1, , , M1_q_b[3]_clock_enable_1);
M1_q_b[3]_clock_0 = clk;
M1_q_b[3]_clock_1 = clk;
M1_q_b[3]_clock_enable_1 = J1L1;
M1_q_b[3]_PORT_B_data_out = MEMORY(M1_q_b[3]_PORT_A_data_in_reg, , M1_q_b[3]_PORT_A_address_reg, M1_q_b[3]_PORT_B_address_reg, M1_q_b[3]_PORT_A_write_enable_reg, M1_q_b[3]_PORT_B_read_enable_reg, , , M1_q_b[3]_clock_0, M1_q_b[3]_clock_1, , M1_q_b[3]_clock_enable_1, , );
M1_q_b[3] = M1_q_b[3]_PORT_B_data_out[0];


--M1_q_b[4] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[4]
M1_q_b[4]_PORT_A_data_in = C1_rf_data_in[4];
M1_q_b[4]_PORT_A_data_in_reg = DFFE(M1_q_b[4]_PORT_A_data_in, M1_q_b[4]_clock_0, , , );
M1_q_b[4]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[4]_PORT_A_address_reg = DFFE(M1_q_b[4]_PORT_A_address, M1_q_b[4]_clock_0, , , );
M1_q_b[4]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[4]_PORT_B_address_reg = DFFE(M1_q_b[4]_PORT_B_address, M1_q_b[4]_clock_1, , , M1_q_b[4]_clock_enable_1);
M1_q_b[4]_PORT_A_write_enable = J1L2;
M1_q_b[4]_PORT_A_write_enable_reg = DFFE(M1_q_b[4]_PORT_A_write_enable, M1_q_b[4]_clock_0, , , );
M1_q_b[4]_PORT_B_read_enable = VCC;
M1_q_b[4]_PORT_B_read_enable_reg = DFFE(M1_q_b[4]_PORT_B_read_enable, M1_q_b[4]_clock_1, , , M1_q_b[4]_clock_enable_1);
M1_q_b[4]_clock_0 = clk;
M1_q_b[4]_clock_1 = clk;
M1_q_b[4]_clock_enable_1 = J1L1;
M1_q_b[4]_PORT_B_data_out = MEMORY(M1_q_b[4]_PORT_A_data_in_reg, , M1_q_b[4]_PORT_A_address_reg, M1_q_b[4]_PORT_B_address_reg, M1_q_b[4]_PORT_A_write_enable_reg, M1_q_b[4]_PORT_B_read_enable_reg, , , M1_q_b[4]_clock_0, M1_q_b[4]_clock_1, , M1_q_b[4]_clock_enable_1, , );
M1_q_b[4] = M1_q_b[4]_PORT_B_data_out[0];


--M1_q_b[5] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[5]
M1_q_b[5]_PORT_A_data_in = C1_rf_data_in[5];
M1_q_b[5]_PORT_A_data_in_reg = DFFE(M1_q_b[5]_PORT_A_data_in, M1_q_b[5]_clock_0, , , );
M1_q_b[5]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[5]_PORT_A_address_reg = DFFE(M1_q_b[5]_PORT_A_address, M1_q_b[5]_clock_0, , , );
M1_q_b[5]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[5]_PORT_B_address_reg = DFFE(M1_q_b[5]_PORT_B_address, M1_q_b[5]_clock_1, , , M1_q_b[5]_clock_enable_1);
M1_q_b[5]_PORT_A_write_enable = J1L2;
M1_q_b[5]_PORT_A_write_enable_reg = DFFE(M1_q_b[5]_PORT_A_write_enable, M1_q_b[5]_clock_0, , , );
M1_q_b[5]_PORT_B_read_enable = VCC;
M1_q_b[5]_PORT_B_read_enable_reg = DFFE(M1_q_b[5]_PORT_B_read_enable, M1_q_b[5]_clock_1, , , M1_q_b[5]_clock_enable_1);
M1_q_b[5]_clock_0 = clk;
M1_q_b[5]_clock_1 = clk;
M1_q_b[5]_clock_enable_1 = J1L1;
M1_q_b[5]_PORT_B_data_out = MEMORY(M1_q_b[5]_PORT_A_data_in_reg, , M1_q_b[5]_PORT_A_address_reg, M1_q_b[5]_PORT_B_address_reg, M1_q_b[5]_PORT_A_write_enable_reg, M1_q_b[5]_PORT_B_read_enable_reg, , , M1_q_b[5]_clock_0, M1_q_b[5]_clock_1, , M1_q_b[5]_clock_enable_1, , );
M1_q_b[5] = M1_q_b[5]_PORT_B_data_out[0];


--M1_q_b[6] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[6]
M1_q_b[6]_PORT_A_data_in = C1_rf_data_in[6];
M1_q_b[6]_PORT_A_data_in_reg = DFFE(M1_q_b[6]_PORT_A_data_in, M1_q_b[6]_clock_0, , , );
M1_q_b[6]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[6]_PORT_A_address_reg = DFFE(M1_q_b[6]_PORT_A_address, M1_q_b[6]_clock_0, , , );
M1_q_b[6]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[6]_PORT_B_address_reg = DFFE(M1_q_b[6]_PORT_B_address, M1_q_b[6]_clock_1, , , M1_q_b[6]_clock_enable_1);
M1_q_b[6]_PORT_A_write_enable = J1L2;
M1_q_b[6]_PORT_A_write_enable_reg = DFFE(M1_q_b[6]_PORT_A_write_enable, M1_q_b[6]_clock_0, , , );
M1_q_b[6]_PORT_B_read_enable = VCC;
M1_q_b[6]_PORT_B_read_enable_reg = DFFE(M1_q_b[6]_PORT_B_read_enable, M1_q_b[6]_clock_1, , , M1_q_b[6]_clock_enable_1);
M1_q_b[6]_clock_0 = clk;
M1_q_b[6]_clock_1 = clk;
M1_q_b[6]_clock_enable_1 = J1L1;
M1_q_b[6]_PORT_B_data_out = MEMORY(M1_q_b[6]_PORT_A_data_in_reg, , M1_q_b[6]_PORT_A_address_reg, M1_q_b[6]_PORT_B_address_reg, M1_q_b[6]_PORT_A_write_enable_reg, M1_q_b[6]_PORT_B_read_enable_reg, , , M1_q_b[6]_clock_0, M1_q_b[6]_clock_1, , M1_q_b[6]_clock_enable_1, , );
M1_q_b[6] = M1_q_b[6]_PORT_B_data_out[0];


--M1_q_b[7] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[7]
M1_q_b[7]_PORT_A_data_in = C1_rf_data_in[7];
M1_q_b[7]_PORT_A_data_in_reg = DFFE(M1_q_b[7]_PORT_A_data_in, M1_q_b[7]_clock_0, , , );
M1_q_b[7]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[7]_PORT_A_address_reg = DFFE(M1_q_b[7]_PORT_A_address, M1_q_b[7]_clock_0, , , );
M1_q_b[7]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[7]_PORT_B_address_reg = DFFE(M1_q_b[7]_PORT_B_address, M1_q_b[7]_clock_1, , , M1_q_b[7]_clock_enable_1);
M1_q_b[7]_PORT_A_write_enable = J1L2;
M1_q_b[7]_PORT_A_write_enable_reg = DFFE(M1_q_b[7]_PORT_A_write_enable, M1_q_b[7]_clock_0, , , );
M1_q_b[7]_PORT_B_read_enable = VCC;
M1_q_b[7]_PORT_B_read_enable_reg = DFFE(M1_q_b[7]_PORT_B_read_enable, M1_q_b[7]_clock_1, , , M1_q_b[7]_clock_enable_1);
M1_q_b[7]_clock_0 = clk;
M1_q_b[7]_clock_1 = clk;
M1_q_b[7]_clock_enable_1 = J1L1;
M1_q_b[7]_PORT_B_data_out = MEMORY(M1_q_b[7]_PORT_A_data_in_reg, , M1_q_b[7]_PORT_A_address_reg, M1_q_b[7]_PORT_B_address_reg, M1_q_b[7]_PORT_A_write_enable_reg, M1_q_b[7]_PORT_B_read_enable_reg, , , M1_q_b[7]_clock_0, M1_q_b[7]_clock_1, , M1_q_b[7]_clock_enable_1, , );
M1_q_b[7] = M1_q_b[7]_PORT_B_data_out[0];


--M1_q_b[8] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[8]
M1_q_b[8]_PORT_A_data_in = C1_rf_data_in[8];
M1_q_b[8]_PORT_A_data_in_reg = DFFE(M1_q_b[8]_PORT_A_data_in, M1_q_b[8]_clock_0, , , );
M1_q_b[8]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[8]_PORT_A_address_reg = DFFE(M1_q_b[8]_PORT_A_address, M1_q_b[8]_clock_0, , , );
M1_q_b[8]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[8]_PORT_B_address_reg = DFFE(M1_q_b[8]_PORT_B_address, M1_q_b[8]_clock_1, , , M1_q_b[8]_clock_enable_1);
M1_q_b[8]_PORT_A_write_enable = J1L2;
M1_q_b[8]_PORT_A_write_enable_reg = DFFE(M1_q_b[8]_PORT_A_write_enable, M1_q_b[8]_clock_0, , , );
M1_q_b[8]_PORT_B_read_enable = VCC;
M1_q_b[8]_PORT_B_read_enable_reg = DFFE(M1_q_b[8]_PORT_B_read_enable, M1_q_b[8]_clock_1, , , M1_q_b[8]_clock_enable_1);
M1_q_b[8]_clock_0 = clk;
M1_q_b[8]_clock_1 = clk;
M1_q_b[8]_clock_enable_1 = J1L1;
M1_q_b[8]_PORT_B_data_out = MEMORY(M1_q_b[8]_PORT_A_data_in_reg, , M1_q_b[8]_PORT_A_address_reg, M1_q_b[8]_PORT_B_address_reg, M1_q_b[8]_PORT_A_write_enable_reg, M1_q_b[8]_PORT_B_read_enable_reg, , , M1_q_b[8]_clock_0, M1_q_b[8]_clock_1, , M1_q_b[8]_clock_enable_1, , );
M1_q_b[8] = M1_q_b[8]_PORT_B_data_out[0];


--M1_q_b[9] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|dpram_h2k:FIFOram|altsyncram_apb1:altsyncram1|q_b[9]
M1_q_b[9]_PORT_A_data_in = C1_rf_data_in[9];
M1_q_b[9]_PORT_A_data_in_reg = DFFE(M1_q_b[9]_PORT_A_data_in, M1_q_b[9]_clock_0, , , );
M1_q_b[9]_PORT_A_address = BUS(E4_safe_q[0], E4_safe_q[1], E4_safe_q[2], E4_safe_q[3]);
M1_q_b[9]_PORT_A_address_reg = DFFE(M1_q_b[9]_PORT_A_address, M1_q_b[9]_clock_0, , , );
M1_q_b[9]_PORT_B_address = BUS(E3_safe_q[0], E3_safe_q[1], E3_safe_q[2], E3_safe_q[3]);
M1_q_b[9]_PORT_B_address_reg = DFFE(M1_q_b[9]_PORT_B_address, M1_q_b[9]_clock_1, , , M1_q_b[9]_clock_enable_1);
M1_q_b[9]_PORT_A_write_enable = J1L2;
M1_q_b[9]_PORT_A_write_enable_reg = DFFE(M1_q_b[9]_PORT_A_write_enable, M1_q_b[9]_clock_0, , , );
M1_q_b[9]_PORT_B_read_enable = VCC;
M1_q_b[9]_PORT_B_read_enable_reg = DFFE(M1_q_b[9]_PORT_B_read_enable, M1_q_b[9]_clock_1, , , M1_q_b[9]_clock_enable_1);
M1_q_b[9]_clock_0 = clk;
M1_q_b[9]_clock_1 = clk;
M1_q_b[9]_clock_enable_1 = J1L1;
M1_q_b[9]_PORT_B_data_out = MEMORY(M1_q_b[9]_PORT_A_data_in_reg, , M1_q_b[9]_PORT_A_address_reg, M1_q_b[9]_PORT_B_address_reg, M1_q_b[9]_PORT_A_write_enable_reg, M1_q_b[9]_PORT_B_read_enable_reg, , , M1_q_b[9]_clock_0, M1_q_b[9]_clock_1, , M1_q_b[9]_clock_enable_1, , );
M1_q_b[9] = M1_q_b[9]_PORT_B_data_out[0];


--E2_safe_q[3] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|a_fefifo_qve:fifo_state|lpm_counter:count_usedw|alt_counter_stratix:wysi_counter|safe_q[3]
--operation mode is normal

E2_safe_q[3]_carry_eqn = E2L7;
E2_safe_q[3]_lut_out = E2_safe_q[3] $ E2_safe_q[3]_carry_eqn;
E2_safe_q[3] = DFFEA(E2_safe_q[3]_lut_out, clk, !C1L93, , K1L1, , );


--E2_safe_q[2] is uart_receiver:receiver|myfifo_10:myfifo_u|scfifo:scfifo_component|scfifo_nbq:auto_generated|a_dpfifo_4nl:dpfifo|a_fefifo_qve:fifo_state|lpm_counter:count_usedw|alt_counter_stratix:wysi_counter|safe_q[2]
--operation mode is arithmetic

E2_safe_q[2]_carry_eqn = E2L5;
E2_safe_q[2]_lut_out = E2_safe_q[2] $ !E2_safe_q[2]_carry_eqn;

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美成人女星排名| 国产精品成人一区二区艾草 | 日韩毛片精品高清免费| 在线成人av网站| 99国产精品久久久久久久久久| 亚洲成人午夜影院| 亚洲少妇30p| 久久你懂得1024| 欧美精品高清视频| 色婷婷久久久亚洲一区二区三区| 国内精品国产成人国产三级粉色 | 国产欧美一二三区| 欧美疯狂性受xxxxx喷水图片| 91在线视频官网| 国产精品一品视频| 久国产精品韩国三级视频| 一区二区三区国产精品| 国产精品午夜在线| 亚洲精品在线免费观看视频| 欧美久久久久久蜜桃| 91老师国产黑色丝袜在线| 成人夜色视频网站在线观看| 国内外成人在线视频| 午夜不卡av免费| 亚洲精品视频在线| 成人欧美一区二区三区白人 | 一区二区三区av电影| 国产精品―色哟哟| 国产网站一区二区三区| 精品成人佐山爱一区二区| 4438成人网| 欧美裸体bbwbbwbbw| 欧美日韩久久一区| 在线国产亚洲欧美| 91精品1区2区| 欧美综合色免费| 91久久线看在观草草青青| 99久精品国产| 91日韩精品一区| 99久久er热在这里只有精品15| 成人av午夜影院| av亚洲产国偷v产偷v自拍| 成人av中文字幕| thepron国产精品| 99re在线视频这里只有精品| 91免费视频网址| 日本高清免费不卡视频| 在线中文字幕不卡| 欧美视频在线播放| 717成人午夜免费福利电影| 91精品国产综合久久久蜜臀图片| 制服丝袜在线91| 精品免费一区二区三区| 久久午夜色播影院免费高清| 久久精品视频在线看| 久久精品欧美日韩精品| 国产精品美女久久久久久久| 亚洲久草在线视频| 日韩在线卡一卡二| 久久国产精品99久久久久久老狼 | 欧美人妖巨大在线| 日韩一区二区三区观看| 久久久欧美精品sm网站| 国产精品护士白丝一区av| 亚洲三级视频在线观看| 婷婷开心激情综合| 久久精品国产久精国产| 国产精品77777| 99久久伊人精品| 在线播放国产精品二区一二区四区 | 一本到不卡免费一区二区| 欧美性大战久久久| 精品国产1区二区| 最新日韩在线视频| 日本欧美韩国一区三区| 粉嫩aⅴ一区二区三区四区五区| 91免费视频网址| 日韩欧美另类在线| 成人欧美一区二区三区白人| 日韩av一区二区在线影视| 国产不卡视频一区| 欧美日韩精品高清| 欧美国产激情一区二区三区蜜月| 亚洲黄色录像片| 紧缚奴在线一区二区三区| 色婷婷激情综合| 日韩欧美美女一区二区三区| 亚洲欧美色图小说| 蜜桃精品视频在线| 99视频一区二区三区| 日韩精品自拍偷拍| 亚洲女子a中天字幕| 久久99精品久久久久久国产越南 | 亚洲精品免费在线观看| 韩国理伦片一区二区三区在线播放 | 日韩欧美国产小视频| 中文字幕一区二区三区在线观看| 日韩精品福利网| 成人一区在线观看| 日韩欧美色电影| 亚洲另类春色国产| 成人做爰69片免费看网站| 91精品国产入口| 亚洲欧美激情一区二区| 精品一区在线看| 欧美日韩综合在线| 亚洲三级在线观看| 国产69精品久久久久777| 欧美一级片在线看| 亚洲色图丝袜美腿| 成人午夜又粗又硬又大| 精品国产污网站| 日韩精品一级中文字幕精品视频免费观看| 成人免费视频视频在线观看免费| 欧美成人猛片aaaaaaa| 视频在线观看91| 色老头久久综合| 欧美激情一区二区三区不卡| 韩国精品主播一区二区在线观看| 欧美一区二区三级| 亚洲国产精品综合小说图片区| 97久久精品人人爽人人爽蜜臀| 国产婷婷一区二区| 国模一区二区三区白浆| 欧美一二区视频| 日产欧产美韩系列久久99| 精品污污网站免费看| 久草热8精品视频在线观看| 一本一道综合狠狠老| 中文字幕二三区不卡| 国产成人鲁色资源国产91色综| 精品久久久久久久久久久久久久久 | 亚洲激情网站免费观看| 99国产欧美另类久久久精品| 欧美极品xxx| 成人午夜av电影| 国产精品久久久久久久久免费樱桃| 国产乱子伦视频一区二区三区| 精品国产91九色蝌蚪| 国产伦精品一区二区三区视频青涩 | 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 色综合天天综合色综合av| 中文字幕不卡在线| 成人小视频在线| 中文字幕乱码亚洲精品一区| 国产成人精品一区二区三区四区| 久久色.com| 国产成人精品影视| 亚洲国产经典视频| 色综合天天视频在线观看| 伊人一区二区三区| 欧美网站一区二区| 人妖欧美一区二区| 精品动漫一区二区三区在线观看| 国产一区二区女| 国产欧美一区二区三区鸳鸯浴| 国产在线不卡视频| 国产精品伦理在线| 在线亚洲高清视频| 麻豆精品久久久| 国产午夜精品理论片a级大结局| 人人精品人人爱| 色欧美88888久久久久久影院| 韩日av一区二区| 美女视频黄频大全不卡视频在线播放| 国产亚洲精品资源在线26u| 欧美日韩国产首页| 欧美亚洲一区三区| 一本色道久久加勒比精品| aaa亚洲精品一二三区| 大美女一区二区三区| 麻豆成人综合网| 六月婷婷色综合| 国产欧美一区视频| 日本高清成人免费播放| 久久国产精品72免费观看| 亚洲国产精品精华液2区45| 欧美在线综合视频| 久久精品99国产精品| 中文字幕在线不卡一区二区三区| 欧美日韩大陆一区二区| 国产ts人妖一区二区| 亚洲综合在线第一页| 日韩欧美国产综合| 一本大道久久a久久综合婷婷| 毛片av一区二区三区| 亚洲人快播电影网| 日韩精品一区二区三区视频播放| www.欧美色图| 麻豆国产精品视频| 亚洲最大成人网4388xx| 2020国产精品自拍| 在线亚洲欧美专区二区| 极品美女销魂一区二区三区免费| 亚洲视频资源在线| 精品99久久久久久| 欧美日韩国产乱码电影| 懂色av噜噜一区二区三区av| 亚洲国产成人高清精品| 亚洲欧洲日韩在线|