亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jtd2.rpt

?? 交通燈控制程序.實現(xiàn)十字路口的交通燈控制.使用vhdl編寫,使用方便.
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                               e:\eda\jiaotongdeng\jtd2.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 12/04/2008 11:05:17

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


JTD2


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

jtd2      EPF10K10LC84-3   2      19     0    0         0  %    45       7  %

User Pins:                 2      19     0  



Project Information                               e:\eda\jiaotongdeng\jtd2.rpt

** FILE HIERARCHY **



|lpm_add_sub:425|
|lpm_add_sub:425|addcore:adder|
|lpm_add_sub:425|altshift:result_ext_latency_ffs|
|lpm_add_sub:425|altshift:carry_ext_latency_ffs|
|lpm_add_sub:425|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:515|
|lpm_add_sub:515|addcore:adder|
|lpm_add_sub:515|altshift:result_ext_latency_ffs|
|lpm_add_sub:515|altshift:carry_ext_latency_ffs|
|lpm_add_sub:515|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:571|
|lpm_add_sub:571|addcore:adder|
|lpm_add_sub:571|altshift:result_ext_latency_ffs|
|lpm_add_sub:571|altshift:carry_ext_latency_ffs|
|lpm_add_sub:571|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      e:\eda\jiaotongdeng\jtd2.rpt
jtd2

***** Logic for device 'jtd2' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  r     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  e     D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  s  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | pout9 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | pout3 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | led7s4 
    VCCINT | 20                                                              66 | led7s1 
    led7s5 | 21                                                              65 | led7s3 
    led7s2 | 22                        EPF10K10LC84-3                        64 | led7s0 
    led7s6 | 23                                                              63 | VCCINT 
     pout1 | 24                                                              62 | pout6 
    pout12 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | pout10 
  RESERVED | 27                                                              59 | RESERVED 
     pout5 | 28                                                              58 | pout8 
     pout4 | 29                                                              57 | #TMS 
     pout2 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  p  p  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  o  o  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  u  u  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  t  t  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  7  1  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V     1  V  V  
                   I  E  E  E  E  E                       E  E  E        E  E  
                   G  D  D  D  D  D                       D  D  D        D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      e:\eda\jiaotongdeng\jtd2.rpt
jtd2

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       3/22( 13%)   
B17      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
B18      8/ 8(100%)   2/ 8( 25%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
B19      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    1/2    1/2       3/22( 13%)   
B20      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2       4/22( 18%)   
B24      3/ 8( 37%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       4/22( 18%)   
C17      8/ 8(100%)   3/ 8( 37%)   5/ 8( 62%)    0/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                            19/53     ( 35%)
Total logic cells used:                         45/576    (  7%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.40/4    ( 85%)
Total fan-in:                                 153/2304    (  6%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                     19
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     45
Total flipflops required:                        7
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        11/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   8   8   0   0   0   3     35/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0      8/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0  16   8   8   8   0   0   0   3     45/0  



Device-Specific Information:                      e:\eda\jiaotongdeng\jtd2.rpt
jtd2

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    4  clk
   2      -     -    -    --      INPUT  G             0    0    0    0  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      e:\eda\jiaotongdeng\jtd2.rpt
jtd2

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  64      -     -    B    --     OUTPUT                0    1    0    0  led7s0
  66      -     -    B    --     OUTPUT                0    1    0    0  led7s1
  22      -     -    B    --     OUTPUT                0    1    0    0  led7s2
  65      -     -    B    --     OUTPUT                0    1    0    0  led7s3
  67      -     -    B    --     OUTPUT                0    1    0    0  led7s4
  21      -     -    B    --     OUTPUT                0    1    0    0  led7s5
  23      -     -    B    --     OUTPUT                0    1    0    0  led7s6
  24      -     -    B    --     OUTPUT                0    1    0    0  pout1
  30      -     -    C    --     OUTPUT                0    1    0    0  pout2
  71      -     -    A    --     OUTPUT                0    1    0    0  pout3
  29      -     -    C    --     OUTPUT                0    1    0    0  pout4
  28      -     -    C    --     OUTPUT                0    1    0    0  pout5
  62      -     -    C    --     OUTPUT                0    1    0    0  pout6
  50      -     -    -    17     OUTPUT                0    1    0    0  pout7
  58      -     -    C    --     OUTPUT                0    1    0    0  pout8
  73      -     -    A    --     OUTPUT                0    1    0    0  pout9
  60      -     -    C    --     OUTPUT                0    1    0    0  pout10
  51      -     -    -    18     OUTPUT                0    1    0    0  pout11
  25      -     -    B    --     OUTPUT                0    1    0    0  pout12


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      e:\eda\jiaotongdeng\jtd2.rpt
jtd2

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    B    17        OR2        !       0    2    0    3  |LPM_ADD_SUB:425|addcore:adder|:59
   -      3     -    B    17       DFFE   +            0    3    0   10  count3 (:22)
   -      2     -    B    17       DFFE   +            0    2    0   11  count2 (:23)
   -      1     -    B    17       DFFE   +            0    4    0   12  count1 (:24)
   -      4     -    B    18       DFFE   +            0    4    0   11  count0 (:25)
   -      4     -    B    19       DFFE   +            0    4    0   24  state2 (:26)
   -      8     -    B    19       DFFE   +            0    4    0   16  state1 (:27)
   -      1     -    B    18       DFFE   +            0    3    0   25  state0 (:28)
   -      3     -    B    18        OR2        !       0    4    0    5  :465
   -      7     -    B    17        OR2                0    3    0    6  :470
   -      7     -    B    20        OR2        !       0    4    0    4  :497
   -      5     -    B    17        OR2    s           0    4    0    2  ~610~1
   -      6     -    B    17        OR2                0    4    0    1  :631
   -      8     -    B    17        OR2                0    4    0    1  :635
   -      2     -    B    18        OR2    s           0    4    0    1  ~646~1
   -      7     -    B    19        OR2                0    4    0    1  :652
   -      6     -    B    19       WIRE                0    0    0    1  :659

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本色综合中文字幕| 久久一日本道色综合| 国产精品国产精品国产专区不片| 国产精品美女久久久久高潮| 久草精品在线观看| 欧美裸体bbwbbwbbw| 亚洲综合免费观看高清完整版在线| 成人一区二区三区视频在线观看 | 极品少妇一区二区三区精品视频 | 99精品国产99久久久久久白柏| 久久亚区不卡日本| 国产一区二区看久久| 欧美自拍丝袜亚洲| 亚洲午夜久久久久久久久电影院 | 一区二区三区国产精品| 91美女蜜桃在线| 一区二区三区四区中文字幕| 色综合久久久久综合体桃花网| 亚洲激情男女视频| 欧美影视一区二区三区| 亚洲国产日韩在线一区模特| 欧美日韩五月天| 午夜国产不卡在线观看视频| 欧美一区二区三区免费| 天堂久久久久va久久久久| 538在线一区二区精品国产| 奇米888四色在线精品| 日韩女优视频免费观看| 国产成人啪午夜精品网站男同| 日韩一区二区在线观看视频| 国产一区二区在线影院| 国产精品人人做人人爽人人添| 91丨国产丨九色丨pron| 亚洲欧美一区二区三区国产精品| 色猫猫国产区一区二在线视频| 亚洲第一狼人社区| 精品国产sm最大网站免费看| 播五月开心婷婷综合| 亚洲一区二区美女| 精品剧情在线观看| 99re这里只有精品6| 视频一区欧美日韩| 国产欧美一区二区三区网站| 色欧美片视频在线观看在线视频| 亚洲成人免费在线| 日韩限制级电影在线观看| 国产盗摄一区二区三区| 一区二区三区四区高清精品免费观看 | 亚洲综合一区二区| 日韩限制级电影在线观看| 成人网页在线观看| 成人性视频免费网站| 亚洲综合色噜噜狠狠| 欧美成人官网二区| 在线亚洲免费视频| 国产大陆亚洲精品国产| 亚洲自拍偷拍av| 久久久久久麻豆| 欧美日韩三级在线| 国产iv一区二区三区| 午夜精品福利一区二区三区蜜桃| 中日韩免费视频中文字幕| 日韩三级视频在线看| aaa欧美大片| 亚洲超碰97人人做人人爱| 中文字幕不卡一区| 欧美日韩综合在线| 波多野结衣一区二区三区| 日本一道高清亚洲日美韩| 亚洲特级片在线| 久久影院视频免费| 3d成人h动漫网站入口| 99re这里只有精品首页| 国产一区二区不卡| 老司机精品视频在线| 亚洲图片欧美色图| 亚洲免费三区一区二区| 久久久精品综合| 日韩欧美高清在线| 欧美裸体一区二区三区| 成人亚洲一区二区一| 韩国一区二区三区| 秋霞电影网一区二区| 一区二区三区在线观看欧美| 成人欧美一区二区三区1314 | 欧美日韩一区精品| 色婷婷亚洲一区二区三区| 不卡av免费在线观看| 久久亚洲影视婷婷| 欧美一级xxx| 欧美一区二区三区男人的天堂| 欧美日韩精品一区二区三区四区| 99re热视频精品| av亚洲产国偷v产偷v自拍| 成人av动漫网站| 久久成人麻豆午夜电影| 蜜桃在线一区二区三区| 美女一区二区三区| 国产一区二区不卡老阿姨| 狠狠色综合色综合网络| 国内成人免费视频| 国产永久精品大片wwwapp| 亚洲高清免费观看高清完整版在线观看 | 久久成人av少妇免费| 丝袜美腿亚洲一区二区图片| 亚洲丶国产丶欧美一区二区三区| 亚洲成av人片在线| 免费成人你懂的| 久久草av在线| 国产一区二区伦理片| www.成人在线| 欧美在线免费播放| 欧美日韩中文国产| 欧美精品第1页| 日韩一区二区三区四区五区六区| 91精品在线免费观看| 精品欧美一区二区在线观看| 欧美精品一区二区蜜臀亚洲| 日韩视频免费观看高清完整版 | 国产精品家庭影院| 亚洲欧美日韩一区二区三区在线观看| 亚洲伦理在线免费看| 午夜精品福利视频网站| 亚洲无线码一区二区三区| 亚洲一区二区三区免费视频| 日韩国产一二三区| 国产一区91精品张津瑜| 91麻豆国产精品久久| 欧美精品亚洲一区二区在线播放| 久久影院电视剧免费观看| 亚洲一区二区三区四区中文字幕 | 国产成人一区在线| 欧美日韩国产高清一区二区| 久久久久高清精品| 水蜜桃久久夜色精品一区的特点| 懂色av一区二区夜夜嗨| 91精品国产91热久久久做人人| 国产精品久久久久一区二区三区共| 亚洲成a人在线观看| 不卡高清视频专区| 精品国产百合女同互慰| 五月天视频一区| 成人ar影院免费观看视频| 日韩免费性生活视频播放| 亚洲国产日韩精品| 色就色 综合激情| 国产精品嫩草影院com| 另类综合日韩欧美亚洲| 欧美日韩在线精品一区二区三区激情 | 丝袜美腿亚洲综合| 一本大道久久精品懂色aⅴ| 日本一区二区三级电影在线观看 | 亚洲一区二区在线视频| 9久草视频在线视频精品| 久久综合九色综合97婷婷女人| 午夜国产精品一区| 在线观看成人小视频| 亚洲天堂av老司机| 99久免费精品视频在线观看| 久久精品亚洲精品国产欧美| 免费一级片91| 日韩欧美国产系列| 日韩精品福利网| 911精品国产一区二区在线| 一区二区高清在线| 色老汉av一区二区三区| 亚洲人成亚洲人成在线观看图片| 成人高清av在线| 国产精品美女视频| 99riav久久精品riav| 亚洲三级久久久| 色婷婷久久久久swag精品| 亚洲女人****多毛耸耸8| 色综合一区二区| 一区二区三区在线不卡| 在线免费观看日本一区| 亚洲二区在线视频| 欧美精品亚洲一区二区在线播放| 午夜伦欧美伦电影理论片| 欧美日韩高清一区| 日韩国产精品久久久| 欧美成人一区二区三区片免费 | 成人av网在线| 亚洲精品精品亚洲| 欧洲一区二区三区在线| 日韩中文字幕区一区有砖一区 | 国产三级久久久| av午夜精品一区二区三区| 亚洲精品视频在线观看免费| 欧美性感一区二区三区| 青青青伊人色综合久久| 精品欧美乱码久久久久久1区2区| 国产精品自拍一区| 中文一区在线播放| 91丨porny丨首页| 日韩精品视频网站| 久久久久久久综合日本| 色综合天天在线| 麻豆91在线观看| 国产精品卡一卡二|