亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? jtd1.rpt

?? 交通燈控制程序.實現(xiàn)十字路口的交通燈控制.使用vhdl編寫,使用方便.
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                               e:\eda\jiaotongdeng\jtd1.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 12/04/2008 10:27:51

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


JTD1


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

jtd1      EPF10K20TC144-4  2      19     0    0         0  %    34       2  %

User Pins:                 2      19     0  



Project Information                               e:\eda\jiaotongdeng\jtd1.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 32: File e:\eda\jiaotongdeng\jtd1.vhd: Found multiple assignments to the same signal or signal bit "state2" in a Process Statement -- only the last assignment will take effect
Warning: Line 32: File e:\eda\jiaotongdeng\jtd1.vhd: Found multiple assignments to the same signal or signal bit "state1" in a Process Statement -- only the last assignment will take effect
Warning: Line 32: File e:\eda\jiaotongdeng\jtd1.vhd: Found multiple assignments to the same signal or signal bit "state0" in a Process Statement -- only the last assignment will take effect


Project Information                               e:\eda\jiaotongdeng\jtd1.rpt

** FILE HIERARCHY **



|lpm_add_sub:392|
|lpm_add_sub:392|addcore:adder|
|lpm_add_sub:392|altshift:result_ext_latency_ffs|
|lpm_add_sub:392|altshift:carry_ext_latency_ffs|
|lpm_add_sub:392|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:427|
|lpm_add_sub:427|addcore:adder|
|lpm_add_sub:427|altshift:result_ext_latency_ffs|
|lpm_add_sub:427|altshift:carry_ext_latency_ffs|
|lpm_add_sub:427|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                      e:\eda\jiaotongdeng\jtd1.rpt
jtd1

***** Logic for device 'jtd1' compiled without errors.




Device: EPF10K20TC144-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R       R R R   R R       R           R R R R     R   R R R R R R  
                E E E E       E E E   E E       E           E E E E     E   E E E E E E  
                S S S S l   l S S S   S S l l   S G G G G V S S S S     S   S S S S S S  
                E E E E e G e E E E V E E e e G E N N N N C E E E E p p E V E E E E E E  
                R R R R d N d R R R C R R d d N R D D D D C R R R R o o R C R R R R R R  
                V V V V 7 D 7 V V V C V V 7 7 D V I I I I I V V V V u u V C V V V V V V  
                E E E E s I s E E E I E E s s I E N N N N N E E E E t t E I E E E E E E  
                D D D D 6 O 2 D D D O D D 0 1 O D T T T T T D D D D 9 3 D O D D D D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GNDIO 
    VCCINT |  6                                                                         103 | GNDINT 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
     pout5 | 11                                                                          98 | pout8 
  RESERVED | 12                                                                          97 | RESERVED 
    led7s5 | 13                                                                          96 | RESERVED 
     pout2 | 14                                                                          95 | pout4 
     GNDIO | 15                                                                          94 | VCCIO 
    GNDINT | 16                                                                          93 | VCCINT 
  RESERVED | 17                                                                          92 | pout11 
  RESERVED | 18                                                                          91 | pout6 
  RESERVED | 19                             EPF10K20TC144-4                              90 | led7s4 
  RESERVED | 20                                                                          89 | pout7 
  RESERVED | 21                                                                          88 | RESERVED 
  RESERVED | 22                                                                          87 | RESERVED 
  RESERVED | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | GNDIO 
    VCCINT | 25                                                                          84 | GNDINT 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | RESERVED 
  RESERVED | 30                                                                          79 | RESERVED 
  RESERVED | 31                                                                          78 | RESERVED 
  RESERVED | 32                                                                          77 | ^MSEL0 
    pout12 | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R l R R G R V V r c G G G R R V R R R R G R R p p V R  
                E E E N E E E E C E e E E N E C C e l N N N E E C E E E E N E E o o C E  
                S S S D S S S S C S d S S D S C C s k D D D S S C S S S S D S S u u C S  
                E E E I E E E E I E 7 E E I E I I e   I I I E E I E E E E I E E t t I E  
                R R R O R R R R O R s R R O R N N t   N N N R R O R R R R O R R 1 1 O R  
                V V V   V V V V   V 3 V V   V T T     T T T V V   V V V V   V V   0   V  
                E E E   E E E E   E   E E   E               E E   E E E E   E E       E  
                D D D   D D D D   D   D D   D               D D   D D D D   D D       D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      e:\eda\jiaotongdeng\jtd1.rpt
jtd1

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C5       8/ 8(100%)   4/ 8( 50%)   4/ 8( 50%)    0/2    0/2       3/22( 13%)   
C6       4/ 8( 50%)   3/ 8( 37%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
C15      8/ 8(100%)   3/ 8( 37%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
C21      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    1/2    1/2       3/22( 13%)   
C24      6/ 8( 75%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                            19/96     ( 19%)
Total logic cells used:                         34/1152   (  2%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.35/4    ( 83%)
Total fan-in:                                 114/4608    (  2%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                     19
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     34
Total flipflops required:                        7
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/1152   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   8   4   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   8   0   0   6     34/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   8   4   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   8   0   0   6     34/0  



Device-Specific Information:                      e:\eda\jiaotongdeng\jtd1.rpt
jtd1

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G             0    0    0    0  clk
  54      -     -    -    --      INPUT  G             0    0    0    0  reset


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      e:\eda\jiaotongdeng\jtd1.rpt
jtd1

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
 131      -     -    -    16     OUTPUT                0    1    0    0  led7s0
 130      -     -    -    15     OUTPUT                0    1    0    0  led7s1
 138      -     -    -    21     OUTPUT                0    1    0    0  led7s2
  47      -     -    -    16     OUTPUT                0    1    0    0  led7s3
  90      -     -    C    --     OUTPUT                0    1    0    0  led7s4
  13      -     -    C    --     OUTPUT                0    1    0    0  led7s5
 140      -     -    -    22     OUTPUT                0    1    0    0  led7s6
  69      -     -    -    06     OUTPUT                0    1    0    0  pout1
  14      -     -    C    --     OUTPUT                0    1    0    0  pout2
 117      -     -    -    05     OUTPUT                0    1    0    0  pout3
  95      -     -    B    --     OUTPUT                0    1    0    0  pout4
  11      -     -    C    --     OUTPUT                0    1    0    0  pout5
  91      -     -    C    --     OUTPUT                0    1    0    0  pout6

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲伦理在线免费看| 久久aⅴ国产欧美74aaa| jlzzjlzz欧美大全| 国产精品欧美一区二区三区| 懂色av一区二区三区免费观看| 久久久久久电影| 粉嫩13p一区二区三区| 国产精品久久久久久久第一福利| 成人国产亚洲欧美成人综合网| 中文字幕日韩一区| 欧美主播一区二区三区美女| 天天影视网天天综合色在线播放| 在线不卡一区二区| 激情久久五月天| 国产精品麻豆99久久久久久| 97se亚洲国产综合在线| 亚洲动漫第一页| 精品美女在线观看| 99久久精品国产毛片| 亚洲风情在线资源站| 精品国产一二三| 99re这里只有精品6| 亚洲1区2区3区视频| 精品成人一区二区| 91女神在线视频| 久久激情综合网| 日本一区二区电影| 欧美亚洲日本国产| 国产在线精品一区二区三区不卡| 国产精品激情偷乱一区二区∴| 在线观看国产日韩| 国产米奇在线777精品观看| 亚洲人成在线观看一区二区| 日韩一级免费观看| 99久久精品一区| 韩国v欧美v亚洲v日本v| 一区二区在线免费| 精品国产1区2区3区| 日本道色综合久久| 极品少妇xxxx精品少妇偷拍| 成人欧美一区二区三区1314| 欧美成人国产一区二区| 91亚洲精品久久久蜜桃网站| 麻豆成人在线观看| 亚洲欧美区自拍先锋| 欧美成人bangbros| 欧美性三三影院| 国产成人一级电影| 日本大胆欧美人术艺术动态| 亚洲欧美国产三级| 久久网这里都是精品| 欧美怡红院视频| 99久久综合国产精品| 激情六月婷婷综合| 蜜桃av一区二区在线观看 | 9191国产精品| 91美女片黄在线观看| 精品制服美女丁香| 欧美久久久久免费| 欧美aaa在线| 91精品婷婷国产综合久久| 精品国产免费人成在线观看| 亚洲第一福利一区| 91免费国产在线观看| 91视频在线观看| 亚洲成a人v欧美综合天堂下载 | 亚洲卡通动漫在线| 老司机午夜精品| 91丝袜美腿高跟国产极品老师| 久久嫩草精品久久久精品| 午夜天堂影视香蕉久久| 欧美中文字幕一区二区三区亚洲| 久久先锋影音av鲁色资源| 精品在线观看免费| 亚洲精品一区二区三区99| 久久福利资源站| 精品日本一线二线三线不卡| 麻豆一区二区三| 欧美精品一区在线观看| 国产精品77777| 国产精品视频免费看| jizz一区二区| 亚洲卡通欧美制服中文| 91福利资源站| 丝袜美腿亚洲一区二区图片| 日韩欧美专区在线| 韩国午夜理伦三级不卡影院| 久久只精品国产| 不卡的av中国片| 亚洲欧美电影院| 91麻豆精品国产91久久久久久| 午夜激情一区二区| www成人在线观看| 成人黄色综合网站| 亚州成人在线电影| 精品国产伦一区二区三区免费| 国产成人综合在线| 亚洲欧洲三级电影| 在线成人小视频| 国产一区二区免费看| 中文子幕无线码一区tr| 欧美影院午夜播放| 黄色资源网久久资源365| 综合婷婷亚洲小说| 欧美乱妇20p| 成人免费视频视频| 亚洲不卡av一区二区三区| 精品国产伦一区二区三区观看方式| 国产不卡高清在线观看视频| 亚洲一区二区三区免费视频| 欧美岛国在线观看| 91色在线porny| 麻豆91小视频| 亚洲精品视频免费看| 精品久久久久久综合日本欧美 | 中文字幕在线一区| 在线观看亚洲a| 国产大片一区二区| 三级成人在线视频| 中文成人综合网| 欧美大白屁股肥臀xxxxxx| 91在线国内视频| 国产精品一区一区三区| 亚洲成人动漫在线免费观看| 国产精品久久综合| 久久综合久色欧美综合狠狠| 欧美色倩网站大全免费| 国产福利一区二区三区在线视频| 日日摸夜夜添夜夜添国产精品| 欧美国产成人精品| 欧美成人三级在线| 欧美日本高清视频在线观看| 91麻豆免费看| 波多野结衣亚洲一区| 国产精品一区二区在线观看网站| 丝袜诱惑亚洲看片| 午夜激情久久久| 亚洲va欧美va国产va天堂影院| 最新欧美精品一区二区三区| 国产女主播一区| 久久先锋影音av| 久久综合成人精品亚洲另类欧美| 欧美一三区三区四区免费在线看| 91激情在线视频| 在线一区二区三区做爰视频网站| 成人av中文字幕| 成人激情校园春色| www.久久久久久久久| 大胆亚洲人体视频| 成人aa视频在线观看| 成人性生交大合| 成人aaaa免费全部观看| jizz一区二区| 91成人看片片| 欧美三级一区二区| 欧美精品123区| 欧美大片在线观看一区二区| 精品国产91亚洲一区二区三区婷婷| 91麻豆精品国产91| 日韩一区二区三区精品视频| 欧美va天堂va视频va在线| 精品国精品国产| 欧美国产日本韩| 亚洲男人的天堂av| 一区二区三区在线免费| 亚洲va欧美va国产va天堂影院| 日本美女一区二区| 国产原创一区二区三区| 国产精品中文有码| 91在线免费看| 3atv一区二区三区| 久久久一区二区三区| 国产精品成人在线观看| 亚洲一区在线看| 久久66热re国产| heyzo一本久久综合| 在线观看av一区| 日韩精品在线看片z| 国产欧美精品一区aⅴ影院| 亚洲欧美日韩一区二区| 日本中文字幕一区二区视频 | 亚洲国产va精品久久久不卡综合| 亚洲一区在线观看网站| 六月丁香婷婷久久| 91在线观看美女| 日韩一区二区麻豆国产| 国产欧美一区二区精品秋霞影院| 有码一区二区三区| 国产麻豆精品久久一二三| 在线一区二区视频| 久久久精品日韩欧美| 亚洲v日本v欧美v久久精品| 国产成人aaa| 欧美肥妇毛茸茸| 亚洲欧洲性图库| 国产美女一区二区| 在线不卡中文字幕播放| 一色桃子久久精品亚洲| 国内成人免费视频| 欧美久久久久中文字幕|