亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? test1.fit.talkback.xml

?? 實(shí)現(xiàn)任意倍數(shù)的倍頻,幫助大家解決VHDL倍頻問題,
?? XML
?? 第 1 頁 / 共 2 頁
字號(hào):

<!--
This XML file (created on Mon Apr 07 12:42:16 2008) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to www.altera.com/products/software/download/dnl-download_license.html
-->
<talkback>
<ver>5.0</ver>
<schema>quartus_version_5.0_build_148.xsd</schema><license>
	<nic_id>00e04c71b683</nic_id>
	<cdrive_id>205b19dd</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>5.0</version>
	<build>Build 148</build>
	<module>quartus_fit.exe</module>
	<edition>Web Edition (Eval)</edition>
	<compilation_end_time>Mon Apr 07 12:42:16 2008</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>1</proc_count>
		<cpu_freq units="MHz">849</cpu_freq>
	</cpu>
	<ram units="MB">512</ram>
</machine>
<top_file>F:/FPGA/test/test1</top_file>
<resource_usage_summary>
	<rsc name="Total logic elements" util="1" max=" 10570 " type="int">1 </rsc>
	<rsc name="-- Combinational with no register" type="int">1</rsc>
	<rsc name="-- Register only" type="int">0</rsc>
	<rsc name="-- Combinational with a register" type="int">0</rsc>
	<rsc name="Logic element usage by number of LUT inputs" type="text"></rsc>
	<rsc name="-- 4 input functions" type="int">0</rsc>
	<rsc name="-- 3 input functions" type="int">0</rsc>
	<rsc name="-- 2 input functions" type="int">0</rsc>
	<rsc name="-- 1 input functions" type="int">0</rsc>
	<rsc name="-- 0 input functions" type="int">1</rsc>
	<rsc name="Logic elements by mode" type="text"></rsc>
	<rsc name="-- normal mode" type="int">1</rsc>
	<rsc name="-- arithmetic mode" type="int">0</rsc>
	<rsc name="-- qfbk mode" type="int">0</rsc>
	<rsc name="-- register cascade mode" type="int">0</rsc>
	<rsc name="-- synchronous clear/load mode" type="int">0</rsc>
	<rsc name="-- asynchronous clear/load mode" type="int">0</rsc>
	<rsc name="Total LABs" util="1" max=" 1057 " type="int">1 </rsc>
	<rsc name="Logic elements in carry chains" type="int">0</rsc>
	<rsc name="User inserted logic elements" type="int">0</rsc>
	<rsc name="Virtual pins" type="int">0</rsc>
	<rsc name="I/O pins" util="4" max=" 336 " type="int">16 </rsc>
	<rsc name="-- Clock pins" util="6" max=" 16 " type="int">1 </rsc>
	<rsc name="Global signals" type="int">0</rsc>
	<rsc name="M512s" util="0" max=" 94 " type="int">0 </rsc>
	<rsc name="M4Ks" util="0" max=" 60 " type="int">0 </rsc>
	<rsc name="M-RAMs" util="0" max=" 1 " type="int">0 </rsc>
	<rsc name="Total memory bits" util="0" max=" 920448 " type="int">0 </rsc>
	<rsc name="Total RAM block bits" util="0" max=" 920448 " type="int">0 </rsc>
	<rsc name="DSP block 9-bit elements" util="0" max=" 48 " type="int">0 </rsc>
	<rsc name="Global clocks" util="0" max=" 16 " type="int">0 </rsc>
	<rsc name="Regional clocks" util="0" max=" 16 " type="int">0 </rsc>
	<rsc name="Fast regional clocks" util="0" max=" 8 " type="int">0 </rsc>
	<rsc name="SERDES transmitters" util="0" max=" 44 " type="int">0 </rsc>
	<rsc name="SERDES receivers" util="0" max=" 44 " type="int">0 </rsc>
	<rsc name="Maximum fan-out node" type="text">~STRATIX_FITTER_CREATED_GND~I</rsc>
	<rsc name="Maximum fan-out" type="int">8</rsc>
	<rsc name="Total fan-out" type="int">8</rsc>
	<rsc name="Average fan-out" type="float">0.44</rsc>
</resource_usage_summary>
<non_global_high_fan_out_signals>
	<row>
		<name>~STRATIX_FITTER_CREATED_GND~I</name>
		<fan_out>8</fan_out>
	</row>
</non_global_high_fan_out_signals>
<interconnect_usage_summary>
	<rsc name="Local routing interconnects" util="0" max=" 10570 " type="int">0 </rsc>
	<rsc name="LUT chains" util="0" max=" 9513 " type="int">0 </rsc>
	<rsc name="R4 interconnects" util="1" max=" 62520 " type="int">1 </rsc>
	<rsc name="R8 interconnects" util="0" max=" 10410 " type="int">0 </rsc>
	<rsc name="R24 interconnects" util="0" max=" 2280 " type="int">0 </rsc>
	<rsc name="C4 interconnects" util="1" max=" 31320 " type="int">1 </rsc>
	<rsc name="C8 interconnects" util="0" max=" 7272 " type="int">0 </rsc>
	<rsc name="C16 interconnects" util="0" max=" 2286 " type="int">0 </rsc>
	<rsc name="I/O buses" util="0" max=" 208 " type="int">0 </rsc>
	<rsc name="Fast regional clocks" util="0" max=" 8 " type="int">0 </rsc>
	<rsc name="Global clocks" util="0" max=" 16 " type="int">0 </rsc>
	<rsc name="Regional clocks" util="0" max=" 16 " type="int">0 </rsc>
	<rsc name="DIFFIOCLKs" util="0" max=" 16 " type="int">0 </rsc>
	<rsc name="DQS-8 I/O buses" util="0" max=" 16 " type="int">0 </rsc>
	<rsc name="DQS-32 I/O buses" util="0" max=" 4 " type="int">0 </rsc>
	<rsc name="DQS bus muxes" util="0" max=" 56 " type="int">0 </rsc>
	<rsc name="Direct links" util="0" max=" 44740 " type="int">0 </rsc>
</interconnect_usage_summary>
<mep_data>
	<command_line>quartus_fit --read_settings_files=off --write_settings_files=off test -c test1</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<messages>
	<warning>Warning: The following 8 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results</warning>
	<info>Info: Quartus II Fitter was successful. 0 errors, 1 warning</info>
	<info>Info: Elapsed time: 00:00:30</info>
	<info>Info: Processing ended: Mon Apr 07 12:42:16 2008</info>
	<info>Info: Pin d[7] has GND driving its datain port</info>
	<info>Info: Pin d[6] has GND driving its datain port</info>
</messages>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>AUTO</setting>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Placement Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Router Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Optimize Hold Timing</option>
		<setting>IO Paths and Minimum TPD Paths</setting>
		<default_value>IO Paths and Minimum TPD Paths</default_value>
	</row>
	<row>
		<option>Optimize Fast-Corner Timing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Final Placement Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>Slow Slew Rate</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>PCI I/O</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Weak Pull-Up Resistor</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Enable Bus-Hold Circuitry</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Memory Control Signals</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Packed Registers -- Stratix/Stratix GX</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Delay Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Merge PLLs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Perform Physical Synthesis for Combinational Logic</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Duplication</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Retiming</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
	<row>
		<option>Physical Synthesis Effort Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Logic Cell Insertion - Logic Duplication</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Register Duplication</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Clock</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Global Register Control Signals</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
</fitter_settings>
<fitter_device_options>
	<row>
		<option>Enable user-supplied start-up clock (CLKUSR)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide reset (DEV_CLRn)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide output enable (DEV_OE)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable INIT_DONE output</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Configuration scheme</option>
		<setting>Passive Serial</setting>
	</row>
	<row>
		<option>Error detection CRC</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Reserve Data[0] pin after configuration</option>
		<setting>As input tri-stated</setting>
	</row>
	<row>
		<option>Reserve all unused pins</option>
		<setting>As output driving ground</setting>
	</row>
	<row>
		<option>Base pin-out file on sameframe device</option>
		<setting>Off</setting>
	</row>
</fitter_device_options>
<input_pins>
	<row>
		<name>a[0]</name>
		<pin__>G20</pin__>
		<i_o_bank>2</i_o_bank>
		<x_coordinate>0</x_coordinate>
		<y_coordinate>27</y_coordinate>
		<cell_number>1</cell_number>
		<combinational_fan_out>0</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>Fitter</location_assigned_by>
	</row>
	<row>
		<name>a[1]</name>
		<pin__>H22</pin__>
		<i_o_bank>2</i_o_bank>
		<x_coordinate>0</x_coordinate>
		<y_coordinate>21</y_coordinate>
		<cell_number>3</cell_number>
		<combinational_fan_out>0</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>Fitter</location_assigned_by>
	</row>
	<row>
		<name>a[2]</name>
		<pin__>R1</pin__>
		<i_o_bank>6</i_o_bank>
		<x_coordinate>53</x_coordinate>
		<y_coordinate>10</y_coordinate>
		<cell_number>2</cell_number>
		<combinational_fan_out>0</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲成人精品在线观看| 精品久久久久av影院| 亚洲丝袜另类动漫二区| 99久久99久久精品国产片果冻| 国产欧美一区二区精品久导航 | 亚洲国产aⅴ成人精品无吗| 亚洲国产精品精华液2区45| 国产午夜亚洲精品羞羞网站| 国产精品一区二区三区四区| 一本大道久久精品懂色aⅴ| 一区二区三区四区国产精品| 欧美日韩免费电影| 久久99精品视频| 国产精品三级av| 欧美性色黄大片| 91亚洲永久精品| 午夜av区久久| 久久久久久久久伊人| 91视频免费播放| 午夜精品福利一区二区三区av| 精品欧美一区二区久久| caoporen国产精品视频| 婷婷开心激情综合| 久久美女艺术照精彩视频福利播放 | 日本中文字幕一区二区视频| 久久先锋资源网| 91蝌蚪国产九色| 另类欧美日韩国产在线| 国产精品久久久久桃色tv| 538prom精品视频线放| 国产精品一区二区在线观看网站| 一区二区三区日韩在线观看| 日韩精品专区在线影院观看| 色综合天天综合狠狠| 久久99这里只有精品| 亚洲男人天堂av| 久久久91精品国产一区二区精品 | 欧美日韩视频专区在线播放| 国产美女一区二区三区| 亚洲香肠在线观看| 中文字幕欧美日韩一区| 91麻豆精品国产91久久久资源速度| 成人丝袜高跟foot| 蜜桃视频在线观看一区| 亚洲在线视频一区| 国产精品毛片a∨一区二区三区| 91精品久久久久久蜜臀| 91亚洲国产成人精品一区二三| 国产一区二区三区日韩| 丝袜国产日韩另类美女| 亚洲免费色视频| 国产精品你懂的在线欣赏| 精品理论电影在线| 制服丝袜一区二区三区| 91啪九色porn原创视频在线观看| 国产一区二区在线影院| 欧美最新大片在线看| 国产成人啪午夜精品网站男同| 美美哒免费高清在线观看视频一区二区 | 亚洲欧洲av另类| 精品国产91九色蝌蚪| 欧美日韩的一区二区| 一本到不卡精品视频在线观看| 国产.欧美.日韩| 国产精品一二三四| 国模套图日韩精品一区二区 | 亚洲午夜激情网页| 亚洲日本在线看| 中文字幕在线观看不卡视频| 亚洲国产精品高清| 国产情人综合久久777777| 久久久影院官网| 26uuu亚洲综合色| 欧美电影免费观看高清完整版在 | 亚洲精品国久久99热| 国产精品久久久久久久久快鸭| 久久精品视频一区二区| 久久色中文字幕| 精品国产伦理网| 久久久久久电影| 欧美国产视频在线| 国产精品卡一卡二卡三| 国产精品视频麻豆| 中文字幕日韩av资源站| 亚洲精选免费视频| 亚洲444eee在线观看| 五月婷婷久久综合| 秋霞影院一区二区| 色综合夜色一区| 欧美日韩一二三区| 日韩美女在线视频| 久久精品视频一区| 亚洲男同性恋视频| 亚洲成av人**亚洲成av**| 美女视频黄久久| 国产传媒日韩欧美成人| caoporm超碰国产精品| 欧美亚洲国产一区在线观看网站| 欧美日韩一区二区三区视频| 欧美一区二区三区影视| 久久久精品国产99久久精品芒果| 国产精品丝袜黑色高跟| 一区二区三区不卡视频在线观看 | 亚洲激情在线播放| 丝袜亚洲精品中文字幕一区| 国模娜娜一区二区三区| youjizz久久| 欧美精品777| 久久久精品蜜桃| 亚洲综合色自拍一区| 久久国产麻豆精品| av激情亚洲男人天堂| 欧美日韩精品二区第二页| 久久久综合精品| 亚洲国产综合人成综合网站| 激情成人综合网| 一本大道久久a久久精品综合| 欧美一区二区三区人| 国产精品理论片| 奇米精品一区二区三区在线观看| 国产成a人无v码亚洲福利| 欧美日韩在线不卡| 国产欧美视频一区二区| 三级久久三级久久| 成人一级片在线观看| 日韩一区二区三区四区| 中文字幕一区二区三区在线播放| 日韩黄色小视频| 亚洲国产精品黑人久久久| 午夜不卡av在线| 99久久精品一区二区| 日韩欧美专区在线| 亚洲一线二线三线视频| 国产精品一卡二| 欧美精品一二三| 亚洲免费av高清| 国产iv一区二区三区| 欧美一区二区高清| 亚洲一区二区三区四区在线观看 | 午夜视黄欧洲亚洲| 99re视频精品| 久久精品网站免费观看| 丝袜诱惑制服诱惑色一区在线观看| 国产99久久久精品| 精品成人一区二区三区| 人人精品人人爱| 欧美日韩成人激情| 亚洲麻豆国产自偷在线| 不卡高清视频专区| 国产视频911| 精品一区二区三区av| 欧美日韩一区二区不卡| 亚洲激情图片一区| 色综合久久中文综合久久97| 国产精品天天看| 国产iv一区二区三区| 国产色产综合色产在线视频| 国内精品嫩模私拍在线| 日韩欧美色综合网站| 日韩av成人高清| 欧美人狂配大交3d怪物一区| 亚洲6080在线| 91精品国产欧美一区二区18| 视频一区二区三区中文字幕| 欧美精品18+| 美女精品一区二区| 欧美videos大乳护士334| 日本一区中文字幕| 91精品国产一区二区三区| 天堂久久久久va久久久久| 欧美日韩亚洲另类| 婷婷开心激情综合| 日韩一区二区三区三四区视频在线观看| 午夜婷婷国产麻豆精品| 欧美日韩国产小视频| 午夜久久久久久久久久一区二区| 欧美久久一区二区| 免费成人性网站| 久久蜜桃av一区二区天堂| 欧美一区二区久久久| 精品一区二区久久| 欧美精彩视频一区二区三区| 99精品偷自拍| 亚洲图片欧美综合| 欧美成人女星排行榜| 国产剧情在线观看一区二区| 亚洲国产精品精华液2区45| 91欧美激情一区二区三区成人| 亚洲超丰满肉感bbw| 日韩一区二区视频| 国产91精品一区二区麻豆亚洲| 国产精品福利在线播放| 欧美影视一区在线| 久久www免费人成看片高清| 国产人妖乱国产精品人妖| 欧美专区日韩专区| 久久er99精品| 亚洲欧洲另类国产综合| 欧美二区在线观看| 国产精品99久久久久久似苏梦涵 |