?? csc_top.par
字號:
Release 4.2.03i - Par E.38Copyright (c) 1995-2001 Xilinx, Inc. All rights reserved.Fri Aug 02 15:08:30 2002par -w -detail -l 5 csc_top_map.ncd csc_top.ncd csc_top.pcfConstraints file: csc_top.pcfLoading design for application par from file csc_top_map.ncd. "csc_top" is an NCD, version 2.37, device xc2v80, package cs144, speed -4Loading device for application par from file '2v80.nph' in environment C:/ISE42.The STEPPING level for this design is 1.Device speed data version: PRODUCTION 1.105 2002-05-09.Device utilization summary: Number of External IOBs 51 out of 92 55% Number of LOCed External IOBs 0 out of 51 0% Number of SLICEs 241 out of 512 47% Number of BUFGMUXs 1 out of 16 6%Overall effort level (-ol): 5 (set by user)Placer effort level (-pl): 5 (default)Placer cost table entry (-t): 1Router effort level (-rl): 5 (default)Extra effort level (-xe): 1 (default)Starting initial Timing Analysis. REAL time: 3 secs Finished initial Timing Analysis. REAL time: 5 secs Starting Clock Logic Placement. REAL time: 5 secs Finished Clock Logic Placement. REAL time: 5 secs Automatic resolution of clock placement was successful.It was not necessary to constrain the placement of any of the logic driven by
the global clocks with the current clock placement.######################################################## Automatic clock placement completed.######################################################Starting clustering phase. REAL time: 12 secs Finished clustering phase. REAL time: 12 secs Dumping design to file csc_top.ncd.Starting Directed Placer. REAL time: 13 secs Placement pass 1 .............Placer score = 62435Placer score = 62435Finished Directed Placer. REAL time: 13 secs Starting Constructive Placer. REAL time: 13 secs Placer score = 56335Placer score = 52520Placer score = 52503Placer score = 47410Placer score = 47210Placer score = 46355Placer score = 45660Placer score = 45320Placer score = 43955Placer score = 43670Placer score = 42835Placer score = 41970Placer score = 41300Placer score = 41125Placer score = 41050Placer score = 40790Placer score = 40640Finished Constructive Placer. REAL time: 16 secs Dumping design to file csc_top.ncd.Starting Optimizing Placer. REAL time: 16 secs Optimizing Swapped 76 comps.Xilinx Placer [1] 38725 REAL time: 16 secs Optimizing Swapped 4 comps.Xilinx Placer [2] 38695 REAL time: 16 secs Finished Optimizing Placer. REAL time: 16 secs Dumping design to file csc_top.ncd.Total REAL time to Placer completion: 16 secs Total CPU time to Placer completion: 10 secs 0 connection(s) routed; 1729 unrouted active, 28 unrouted PWR/GND.Starting router resource preassignmentCompleted router resource preassignment. REAL time: 17 secs Starting iterative routing. Routing active signals..........End of iteration 1 1757 successful; 0 unrouted; (0) REAL time: 19 secs Constraints are met. Total REAL time: 19 secs Total CPU time: 13 secs End of route. 1757 routed (100.00%); 0 unrouted.No errors found. WARNING:Route:49 - The signal "GLOBAL_LOGIC0" has no loads so was not routed. Total REAL time to Router completion: 20 secs Total CPU time to Router completion: 13 secs Generating PAR statistics. The Delay Summary Report The Score for this design is: 5177The Number of signals not completely routed for this design is: 0 The Average Connection Delay for this design is: 1.120 ns The Maximum Pin Delay is: 4.155 ns The Average Connection Delay on the 10 Worst Nets is: 3.284 ns Listing Pin Delays by value: (ns) d < 1.00 < d < 2.00 < d < 3.00 < d < 4.00 < d < 5.00 d >= 5.00 --------- --------- --------- --------- --------- --------- 941 482 269 57 8 0Timing Score: 0Asterisk (*) preceding a constraint indicates it was not met.-------------------------------------------------------------------------------- Constraint | Requested | Actual | Logic | | | Levels-------------------------------------------------------------------------------- NET "Clock_ibuf/IBUFG" PERIOD = 12.500 n | 12.500ns | 10.151ns | 8 S HIGH 50.000000 % | | | -------------------------------------------------------------------------------- OFFSET = IN 9.500 nS BEFORE COMP "Clock" | 9.500ns | 4.054ns | 3 -------------------------------------------------------------------------------- OFFSET = OUT 9.500 nS AFTER COMP "Clock" | 9.500ns | 8.705ns | 1 --------------------------------------------------------------------------------All constraints were met.Dumping design to file csc_top.ncd.All signals are completely routed.Total REAL time to PAR completion: 20 secs Total CPU time to PAR completion: 14 secs Placement: Completed - No errors found.Routing: Completed - No errors found.Timing: Completed - No errors found.PAR done.
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -